

Burr-Brown Products from Texas Instruments



www.ti.com

# Low-Cost, Low-Power, Rail-to-Rail OPERATIONAL AMPLIFIERS *MicroAmplifier*™ Series

### **FEATURES**

- LOW QUIESCENT CURRENT: 150µA typ
- RAIL-TO-RAIL INPUT
- RAIL-TO-RAIL OUTPUT (within 1mV)
- SINGLE SUPPLY CAPABILITY
- LOW COST
- MicroSIZE PACKAGE OPTIONS: SOT23-5 MSOP-8 TSSOP-14
- BANDWIDTH: 1MHz
- SLEW RATE: 1V/μs
- THD + NOISE: 0.006%

## APPLICATIONS

- COMMUNICATIONS
- PCMCIA CARDS
- DATA ACQUISITION
- PROCESS CONTROL
- AUDIO PROCESSING
- ACTIVE FILTERS
- TEST EQUIPMENT
- CONSUMER ELECTRONICS

## DESCRIPTION

The OPA342 series rail-to-rail CMOS operational amplifiers are designed for low-cost, low-power, miniature applications. They are optimized to operate on a single supply as low as 2.5V with an input commonmode voltage range that extends 300mV beyond the supplies.

**OPA342** 

OPA2342 OPA4342

Rail-to-rail input/output and high-speed operation make them ideal for driving sampling Analog-to-Digital Converters (ADC). They are also well suited for generalpurpose and audio applications and providing I/V conversion at the output of Digital-to-Analog Converters (DAC). Single, dual, and quad versions have identical specs for design flexibility.

The OPA342 series offers excellent dynamic response with a quiescent current of only  $250\mu A$  max. Dual and quad designs feature completely independent circuitry for lowest crosstalk and freedom from interaction.

| PACKAGE  | SINGLE<br>OPA342 | DUAL<br>OPA2342 | QUAD<br>OPA4342 |
|----------|------------------|-----------------|-----------------|
| SOT23-5  | ~                |                 |                 |
| MSOP-8   |                  | ~               |                 |
| SO-8     | ~                | ~               |                 |
| TSSOP-14 |                  |                 | ~               |
| SO-14    |                  |                 | ~               |
| DIP-14   |                  |                 | ~               |

SPICE MODEL available at www.burr-brown.com.



## SPECIFICATIONS: $V_S = 2.7V$ to 5.5V

At T<sub>A</sub> = +25°C, R<sub>L</sub> = 10k $\Omega$  connected to V<sub>S</sub>/2 and V<sub>OUT</sub> = V<sub>S</sub>/2, unless otherwise noted. **Boldface** limits apply over the temperature range, T<sub>A</sub> = -40°C to +85°C.

|                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                              | OF                                      |                                                |                                       |                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------|---------------------------------------|-------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                                            | CONDITION                                                                                                                                                                                                                                    | MIN                                     | ТҮР                                            | MAX                                   | UNITS                                           |
| OFFSET VOLTAGEInput Offset Voltage $V_C$ $T_A = -40^{\circ}C$ to $+85^{\circ}C$ $dV_{OS}/d$ vs Power SupplyPSR $T_A = -40^{\circ}C$ to $+85^{\circ}C$ Channel Separation, dcf = 1kHz                                                                 | r                                                                                                                                                                                                                                            |                                         | ±1<br>±1<br>±3<br>30<br>0.2<br>132             | ±6<br>± <b>6</b><br>200<br><b>250</b> | mV<br>mV<br>μV/°C<br>μV/ν<br>μV/ν<br>μV/ν<br>dB |
| $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ Input Offset Current I <sub>C</sub>                                                                                                                                                                  | B<br>S                                                                                                                                                                                                                                       | S                                       | ±0.2<br>ee Typical Cur<br>±0.2                 | ±10<br>ve<br>±10                      | рА<br><b>рА</b><br>рА                           |
| NOISE<br>Input Voltage Noise, f = 0.1Hz to 50kHz<br>Input Voltage Noise Density, f = 1kHz<br>Current Noise Density, f = 1kHz                                                                                                                         | n                                                                                                                                                                                                                                            |                                         | 8<br>30<br>0.5                                 |                                       | μVrms<br>nV/√Hz<br>fA/√Hz                       |
| $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                | $ \begin{array}{l} R \\ V_{S} = +5.5V, -0.3V < V_{CM} < (V+) - 1.8 \\ V_{S} = +5.5V, -0.3V < V_{CM} < (V+) - 1.8 \\ V_{S} = +5.5V, -0.3V < V_{CM} < 5.8V \\ V_{S} = +5.5V, -0.3V < V_{CM} < 5.8V \\ \end{array} $                            | 0.3<br>76<br>74<br>66<br>64<br>62<br>60 | 88<br>78<br>74                                 | (V+) + 0.3                            | ∨<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB     |
| INPUT IMPEDANCE<br>Differential<br>Common-Mode                                                                                                                                                                                                       |                                                                                                                                                                                                                                              |                                         | 10 <sup>13</sup>    3<br>10 <sup>13</sup>    6 |                                       | Ω    pF<br>Ω    pF                              |
| OPEN-LOOP GAINOpen-Loop Voltage Gain $A_c$ $T_A = -40^{\circ}C$ to $+85^{\circ}C$ $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                                                                                             | $ \begin{array}{ c c c c c c } R_L = 100k\Omega, \ 10mV < V_O < (V+) - 10mV \\ R_L = 100k\Omega, \ 10mV < V_O < (V+) - 10mV \\ R_L = 5k\Omega, \ 400mV < V_O < (V+) - 400mV \\ R_L = 5k\Omega, \ 400mV < V_O < (V+) - 400mV \\ \end{array} $ | 104<br><b>100</b><br>96<br><b>90</b>    | 124<br>114                                     |                                       | dB<br>dB<br>dB<br><b>dB</b>                     |
| FREQUENCY RESPONSE         Gain-Bandwidth Product       GBN         Slew Rate       S         Settling Time, 0.1%       0.01%         Overload Recovery Time       Total Harmonic Distortion + Noise, f = 1kHz       THD+                            | $V_{S} = 5.5V, 2V \text{ Step}$ $V_{S} = 5.5V, 2V \text{ Step}$ $V_{IN} \bullet G = V_{S}$                                                                                                                                                   |                                         | 1<br>1<br>5<br>8<br>2.5<br>0.006               |                                       | MHz<br>V/μs<br>μs<br>μs<br>μs<br>%              |
| OUTPUTVoltage Output Swing from Rail <sup>(2)</sup> $T_A = -40^{\circ}C$ to $+85^{\circ}C$ $T_A = -40^{\circ}C$ to $+85^{\circ}C$ Short-Circuit Current                                                                                              |                                                                                                                                                                                                                                              |                                         | 1<br>3<br>20<br>±15                            | 10<br><b>10</b><br>400<br><b>400</b>  | mV<br>mV<br>mV<br>mV<br>mV<br>mA                |
| Capacitive Load Drive $C_{LOA}$ POWER SUPPLYSpecified Voltage RangeVOperating Voltage RangeQuiescent Current (per amplifier)I $T_A = -40^{\circ}C$ to $+85^{\circ}C$ I                                                                               |                                                                                                                                                                                                                                              | 2.7                                     | ee Typical Cur<br>2.5 to 5.5<br>150            | 5.5<br>250<br><b>300</b>              | ν<br>ν<br>μΑ                                    |
| TEMPERATURE RANGE         Specified Range         Operating Range         Storage Range         Thermal Resistance         SOT23-5 Surface Mount         SOP-8 Surface Mount         SOP-14 Surface Mount         SO-14 Surface Mount         DIP-14 | A                                                                                                                                                                                                                                            | 40<br>55<br>65                          | 200<br>150<br>150<br>100<br>100<br>100         | +85<br>+125<br>+150                   |                                                 |

NOTES: (1)  $V_{OUT} = 0.25V$  to 3.25V. (2) Output voltage swings are measured between the output and power-supply rails.



### ABSOLUTE MAXIMUM RATINGS(1)

| Supply Voltage, V+ to V                        |                          |
|------------------------------------------------|--------------------------|
| Signal Input Terminals, Voltage <sup>(2)</sup> | (V-) -0.5V to (V+) +0.5V |
| Current <sup>(2)</sup>                         | 10mA                     |
| Output Short-Circuit <sup>(3)</sup>            | Continuous               |
| Operating Temperature                          | 55°C to +125°C           |
| Storage Temperature                            | 65°C to +150°C           |
| Junction Temperature                           | 150°C                    |
| Lead Temperature (soldering, 10s)              |                          |
| ESD Tolerance (Human Body Model)               | 4000V                    |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only. Functional operation of the device at these conditions, or beyond the specified operating conditions, is not implied. (2) Input terminals are diode-clamped to the power supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current-limited to 10mA or less. (3) Short-circuit to ground, one amplifier per package.

### PACKAGE/ORDERING INFORMATION



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT                                       | PACKAGE                       | PACKAGE<br>DRAWING<br>NUMBER | SPECIFIED<br>TEMPERATURE<br>RANGE                            | PACKAGE<br>MARKING                            | ORDERING<br>NUMBER <sup>(1)</sup>                                         | TRANSPORT<br>MEDIA                                                |
|-----------------------------------------------|-------------------------------|------------------------------|--------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------|
| OPA342NA<br>"<br>OPA342UA<br>"                | SOT23-5<br>"<br>SO-8          | 331<br>"<br>182<br>"         | -40°C to +85°C<br>"<br>-40°C to +85°C<br>"                   | B42<br>"<br>OPA342UA<br>"                     | OPA342NA/250<br>OPA342NA/3K<br>OPA342UA<br>OPA342UA/2K5                   | Tape and Reel<br>Tape and Reel<br>Rails<br>Tape and Reel          |
| OPA2342EA<br>"<br>OPA2342UA<br>"              | MSOP-8<br>"SO-8<br>"          | 337<br>"<br>182<br>"         | -40°C to +85°C<br>"<br>-40°C to +85°C<br>"                   | C42<br>"<br>OPA2342UA<br>"                    | OPA2342EA/250<br>OPA2342EA/2K5<br>OPA2342UA<br>OPA2342UA/2K5              | Tape and Reel<br>Tape and Reel<br>Rails<br>Tape and Reel          |
| OPA4342EA<br>"<br>OPA4342UA<br>"<br>OPA4342PA | TSSOP-14<br>"SO-14<br>"DIP-14 | 357<br>"<br>235<br>"<br>010  | -40°C to +85°C<br>"<br>-40°C to +85°C<br>"<br>-40°C to +85°C | OPA4342EA<br>"<br>OPA4342UA<br>"<br>OPA4342PA | OPA4342EA/250<br>OPA4342EA/2K5<br>OPA4342UA<br>OPA4342UA/2K5<br>OPA4342PA | Tape and Reel<br>Tape and Reel<br>Rails<br>Tape and Reel<br>Rails |

NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /3K indicates 3000 devices per reel). Ordering 3000 pieces of "OPA342NA/3K" will get a single 3000-piece Tape and Reel.

#### **PIN CONFIGURATIONS**





## **TYPICAL PERFORMANCE CURVES**

At  $T_A = +25^{\circ}C$ ,  $V_S = +5V$ , and  $R_L = 10k\Omega$  connected to  $V_S/2$ , unless otherwise noted.















## **TYPICAL PERFORMANCE CURVES (Cont.)**

At  $T_A = +25^{\circ}$ C,  $V_S = +5$ V, and  $R_L = 10$ k $\Omega$  connected to  $V_S/2$ , unless otherwise noted.













**OPA342, 2342, 4342** SBOS106A



## **TYPICAL PERFORMANCE CURVES (Cont.)**

At T<sub>A</sub> = +25°C, V<sub>S</sub> = +5V, and R<sub>L</sub> = 10k $\Omega$  connected to V<sub>S</sub>/2, unless otherwise noted.



















Texas

**ISTRUMENTS** 

## **TYPICAL PERFORMANCE CURVES (Cont.)**

At  $T_A$  = +25°C,  $V_S$  = +5V, and  $R_L$  = 10k $\Omega$  connected to  $V_S$ /2, unless otherwise noted.





 $\mathsf{SMALL-SIGNAL STEP RESPONSE}_{\mathsf{G} = +1, \mathsf{R}_{\mathsf{L}} = 10 \mathsf{k} \Omega, \mathsf{C}_{\mathsf{L}} = 100 \mathsf{pF}}$ 



## **APPLICATIONS INFORMATION**

OPA342 series op amps are unity gain stable and can operate on a single supply, making them highly versatile and easy to use.

Rail-to-rail input and output swing significantly increases dynamic range, especially in low supply applications. Figure 1 shows the input and output waveforms for the OPA342 in unity-gain configuration. Operation is from  $V_S = +5V$  with a 10k $\Omega$  load connected to  $V_S/2$ . The input is a 5Vp-p sinusoid. Output voltage is approximately 4.997Vp-p.

Power supply pins should be by passed with  $0.01 \mu F$  ceramic capacitors.



FIGURE 1. Rail-to-Rail Input and Output.

### OPERATING VOLTAGE

OPA342 series op amps are fully specified and guaranteed from +2.7V to +5.5V. In addition, many specifications apply from  $-40^{\circ}$ C to  $+85^{\circ}$ C. Parameters that vary significantly with operating voltages or temperature are shown in the Typical Performance Curves.

### RAIL-TO-RAIL INPUT

The input common-mode voltage range of the OPA342 series extends 300mV beyond the supply rails. This is achieved with a complementary input stage-an N-channel input differential pair in parallel with a P-channel differential pair (see Figure 2). The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.3V to 300mV above the positive supply, while the P-channel pair is on for inputs from 300mV below the negative supply to approximately (V+) -1.3V. There is a small transition region, typically (V+) - 1.5V to (V+) - 1.1V, in which both pairs are on. This 400mV transition region can vary 300mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 1.8V to (V+) - 1.4V on the low end, up to (V+) - 1.2V to (V+) - 0.8V on the high end. Within the 400mV transition region PSRR, CMRR, offset voltage, offset drift, and THD may be degraded compared to operation outside this region. For more information on designing with rail-to-rail input op amps, see Figure 3 "Design Optimization with Rail-to-Rail Input Op Amps."



FIGURE 2. Simplified Schematic.



#### DESIGN OPTIMIZATION WITH RAIL-TO-RAIL INPUT OP AMPS

Rail-to-rail op amps can be used in virtually any op amp configuration. To achieve optimum performance, however, applications using these special double-input-stage op amps may benefit from consideration of their special behavior.

In many applications, operation remains within the common-mode range of only one differential input pair. However some applications exercise the amplifier through the transition region of both differential input stages. Although the two input stages are laser trimmed for excellent matching, a small discontinuity may occur in this transition. Careful selection of the circuit configuration, signal levels and biasing can often avoid this transition region. With a unity-gain buffer, for example, signals will traverse this transition at approximately 1.3V below V+ supply and may exhibit a small discontinuity at this point.

The common-mode voltage of the non-inverting amplifier is equal to the input voltage. If the input signal always remains less than the transition voltage, no discontinuity will be created. The closed-loop gain of this configuration can still produce a rail-to-rail output.

Inverting amplifiers have a constant common-mode voltage equal to  $V_B$ . If this bias voltage is constant, no discontinuity will be created. The bias voltage can generally be chosen to avoid the transition region.



FIGURE 3. Design Optimization with Rail-to-Rail Input Op Amps.

### **COMMON-MODE REJECTION**

The CMRR for the OPA342 is specified in several ways so the best match for a given application may be used. First, the CMRR of the device in the common-mode range below the transition region ( $V_{CM} < (V+) - 1.8V$ ) is given. This specification is the best indicator of the capability of the device when the application requires use of one of the differential input pairs. Second, the CMRR at  $V_S = 5.5V$  over the entire common-mode range is specified. Third, the CMRR at  $V_S =$ 2.7V over the entire common-mode range is provided. These last two values include the variations seen through the transition region.

#### INPUT VOLTAGE BEYOND THE RAILS

If the input voltage can go more than 0.3V below the negative power supply rail (single-supply ground), special precautions are required. If the input voltage goes sufficiently negative, the op amp output may lock up in an inoperative state. A Schottky diode clamp circuit will prevent this—see Figure 4. The series resistor prevents excessive current (greater than 10mA) in the Schottky diode and in the internal ESD protection diode, if the input voltage can exceed the positive supply voltage. If the signal source is limited to less than 10mA, the input resistor is not required.

#### **RAIL-TO-RAIL OUTPUT**

A class AB output stage with common-source transistors is used to achieve rail-to-rail output. This output stage is capable of driving  $600\Omega$  loads connected to any potential

OPA342, 2342, 4342 SBOS106A



between V+ and ground. For light resistive loads (>  $50k\Omega$ ), the output voltage can typically swing to within 1mV from supply rail. With moderate resistive loads ( $2k\Omega$  to  $50k\Omega$ ), the output can swing to within a few tens of milli-volts from the supply rails while maintaining high open-loop gain. See the typical performance curve "Output Voltage Swing vs Output Current."



FIGURE 4. Input Current Protection for Voltages Exceeding the Supply Voltage.

#### CAPACITIVE LOAD AND STABILITY

The OPA342 in a unity-gain configuration can directly drive up to 250pF pure capacitive load. Increasing the gain enhances the amplifier's ability to drive greater capacitive loads. See the typical performance curve "Small-Signal Overshoot vs Capacitive Load." In unity-gain configurations, capacitive load drive can be improved by inserting a small ( $10\Omega$  to  $20\Omega$ ) resistor,  $R_S$ , in series with the output, as shown in Figure 5. This significantly reduces ringing while maintaining dc performance for purely capacitive loads. However, if there is a resistive load in parallel with the capacitive load, a voltage divider is created, introducing a dc error at the output and slightly reducing the output swing. The error introduced is proportional to the ratio  $R_S/R_L$ , and is generally negligible.



FIGURE 5. Series Resistor in Unity-Gain Configuration Improves Capacitive Load Drive.

#### **DRIVING A/D CONVERTERS**

The OPA342 series op amps are optimized for driving medium-speed sampling ADCs. The OPA342 op amps buffer the ADC's input capacitance and resulting charge injection while providing signal gain.

Figures 6 shows the OPA342 in a basic noninverting configuration driving the ADS7822. The ADS7822 is a 12-bit, micro-power sampling converter in the MSOP-8 package. When used with the low-power, miniature packages of the OPA342, the combination is ideal for space-limited, lowpower applications. In this configuration, an RC network at the ADC's input can be used to filter charge injection.

Figure 7 shows the OPA2342 driving an ADS7822 in a speech bandpass filtered data acquisition system. This small, low-cost solution provides the necessary amplification and signal conditioning to interface directly with an electret microphone. This circuit will operate with  $V_s = +2.7V$  to +5V with less than 500µA quiescent current.



FIGURE 6. OPA342 in Noninverting Configuration Driving ADS7822.



FIGURE 7. Speech Bandpass Filtered Data Acquisition System.





24-Aug-2018

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| OPA2342EA/250    | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 85    | C42            | Samples |
| OPA2342EA/250G4  | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 85    | C42            | Samples |
| OPA2342EA/2K5    | ACTIVE | VSSOP        | DGK     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 85    | C42            | Samples |
| OPA2342UA        | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>2342UA  | Samples |
| OPA2342UA/2K5    | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>2342UA  | Samples |
| OPA342NA/250     | ACTIVE | SOT-23       | DBV     | 5    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | B42            | Samples |
| OPA342NA/3K      | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | B42            | Samples |
| OPA342NA/3KG4    | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | B42            | Samples |
| OPA342UA         | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>342UA   | Samples |
| OPA342UAG4       | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>342UA   | Samples |
| OPA4342EA/250    | ACTIVE | TSSOP        | PW      | 14   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>4342EA  | Samples |
| OPA4342UA        | ACTIVE | SOIC         | D       | 14   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA4342UA      | Samples |
| OPA4342UAG4      | ACTIVE | SOIC         | D       | 14   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA4342UA      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



24-Aug-2018

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA2342EA/250               | VSSOP           | DGK                | 8  | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2342EA/2K5               | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2342UA/2K5               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA342NA/250                | SOT-23          | DBV                | 5  | 250  | 178.0                    | 8.4                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA342NA/3K                 | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 8.4                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA4342EA/250               | TSSOP           | PW                 | 14 | 250  | 180.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

10-Jul-2018



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2342EA/250 | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA2342EA/2K5 | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2342UA/2K5 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA342NA/250  | SOT-23       | DBV             | 5    | 250  | 445.0       | 220.0      | 345.0       |
| OPA342NA/3K   | SOT-23       | DBV             | 5    | 3000 | 445.0       | 220.0      | 345.0       |
| OPA4342EA/250 | TSSOP        | PW              | 14   | 250  | 210.0       | 185.0      | 35.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated