















**TPS40322** 

SLUSAF8E - JULY 2011-REVISED JANUARY 2016

# TPS40322 Dual Output or Two-Phase Synchronous Buck Controller

### **Features**

- Dual-Output or Two-Phase Synchronous Buck Controller
- 180° Out-of-Phase Reduces Input Ripple
- Input Voltage Range: 3 V to 20 V
- Output Voltage Range: 0.6 V to 5.6 V
- Adjustable Frequency: 100 kHz to 1 MHz
- Bidirectional SYNC Pin With 0°/180° or 90°/270° Phase Shift
- Voltage Mode Control With Input Feedforward
- Accurate Current Sharing for Two-Phase Operation
- Individual Power Good Outputs
- Individual Enable and Programmable Soft Start, With Pre-Bias Start-Up
- ±0.5%, 600-mV Reference
- Output UV/OV Protection and Input Undervoltage Lockout
- Individual Overcurrent Limit Setting
- **Hiccup Overcurrent Protection**
- Accurate Inductor DCR or Resistive Current Sensina
- Remote Sense for Two-Phase Applications
- Internal N-Channel FET Drivers
- Integrated Bootstrap Switches
- Available in 5-mm × 5-mm 32-Pin VQFN Package

# **Applications**

- Multiple Rail Systems
- **Telecom Base Station**
- Switcher and Router Networking
- xDSL Broadband Access
- Server and Storage System

# 3 Description

The TPS40322 device is a dual-output, synchronous buck controller. It can also be configured as a singleoutput, two-phase controller. The 180° out-of-phase operation reduces the input current ripple and extends the input capacitor lifetime. Bidirectional master and slave synchronization function provides evenly distributed phase shift for a four-output system that reduces input ripple further and attenuates the system noise.

The wide input range can support 3.3-V, 5-V, and 12-V buses. The accurate reference voltage satisfies the precision voltage needed by ASICs potentially reduces the output capacitance requirement. Separate PGOOD signals provide flexibility for system monitoring and sequencing. The two channels are independently controlled and each soft-start time is programmable. Voltage mode control is implemented to reduce noise sensitivity and also ensures low duty ratio conversion.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TPS40322    | VQFN (32) | 5.00 mm × 5.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Simplified Application Circuit**





| Table of ( | Contents |
|------------|----------|
|------------|----------|

| 1 | Features 1                           | 8 Applications and Implementation                | 24 |
|---|--------------------------------------|--------------------------------------------------|----|
| 2 | Applications 1                       | 8.1 Application Information                      | 24 |
| 3 | Description 1                        | 8.2 Typical Applications                         | 24 |
| 4 | Revision History2                    | 9 Power Supply Recommendations                   | 36 |
| 5 | Pin Configuration and Functions 4    | 10 Layout                                        | 36 |
| 6 | Specifications6                      | 10.1 Layout Guidelines                           | 36 |
| • | 6.1 Absolute Maximum Ratings 6       | 10.2 Layout Example                              | 37 |
|   | 6.2 ESD Ratings                      | 10.3 Mounting and Thermal Profile Recommendation | 38 |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support              | 39 |
|   | 6.4 Thermal Information              | 11.1 Device Support                              | 39 |
|   | 6.5 Electrical Characteristics       | 11.2 Documentation Support                       | 39 |
|   | 6.6 Typical Characteristics9         | 11.3 Community Resources                         | 39 |
| 7 | Detailed Description 12              | 11.4 Trademarks                                  | 39 |
|   | 7.1 Overview                         | 11.5 Electrostatic Discharge Caution             | 39 |
|   | 7.2 Functional Block Diagram         | 11.6 Glossary                                    | 39 |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Orderable          |    |
|   | 7.4 Device Functional Modes23        | Information                                      | 39 |
|   |                                      |                                                  |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cha | anges from Revision D (December 2013) to Revision E                                                                                                                                                                                                                                 | Page |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|     | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |
| •   | Updated the thermal data to new values                                                                                                                                                                                                                                              | 6    |
| Cha | anges from Revision C (JANUARY 2013) to Revision D                                                                                                                                                                                                                                  | Page |
|     | Added information regarding the appropriate output voltage range when using the remote sense amplifier in the<br>Two-Phase Mode, Remote Sense Amplifier, and Current Sharing Loop section                                                                                           | 17   |
| Cha | anges from Revision B (JUNE 2012) to Revision C                                                                                                                                                                                                                                     | Page |
| •   | Added clarity to ABSOLUTE MAXIMUM RATINGS table                                                                                                                                                                                                                                     | 6    |



| Cł | anges from Revision A (JANUARY 2012) to Revision B                                                                                                                                                                                                        | Page |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed all references of "multi-phase" to "two-phase" throughout document                                                                                                                                                                                | 1    |
| •  | Added clarity to SIMPLIFIED APPLICATION CIRCUIT.                                                                                                                                                                                                          | 1    |
| •  | Added "When not being used, SYNC must be left floating" to SYNC description in PIN FUNCTIONS table                                                                                                                                                        | 5    |
| •  | Added clarity to Functional Block Diagram                                                                                                                                                                                                                 | 13   |
| •  | Added clarity to Figure 15                                                                                                                                                                                                                                | 14   |
| •  | Added clarity to Figure 16                                                                                                                                                                                                                                | 15   |
| •  | Added clarity to Figure 17                                                                                                                                                                                                                                | 16   |
| •  | Added clarity to Figure 18                                                                                                                                                                                                                                | 17   |
| •  | Added clarity to Figure 19                                                                                                                                                                                                                                | 18   |
| •  | Changed "This design limits the maximum voltage drop across the current sense inputs, $V_{CS(max)}$ , to 60 mV." to "This design limits the maximum voltage drop across the current sense inputs, $V_{CS(max)}$ , to 50 mV." in <i>ILIM Resistor (R2)</i> |      |
|    | section.                                                                                                                                                                                                                                                  |      |
| •  | Changed Equation 23                                                                                                                                                                                                                                       |      |
| •  | Changed Output current = 10 (max) to Output current = 30 (max) in Table 7                                                                                                                                                                                 | 34   |
|    |                                                                                                                                                                                                                                                           |      |
| Cł | anges from Original (JUNE 2011) to Revision A                                                                                                                                                                                                             | Page |
| •  | Added clarity to Functional Block Diagram                                                                                                                                                                                                                 | 13   |
| •  | Added clarity to Figure 18                                                                                                                                                                                                                                | 17   |
|    |                                                                                                                                                                                                                                                           |      |

Submit Documentation Feedback



# 5 Pin Configuration and Functions



NOTE: In two-phase mode, the EN2/SS2/GSNS pin becomes the GSNS pin and the ILIM2/VSNS pin becomes the VSNS pin.

The two channels are identical unless specified otherwise.

The following naming conventions are used to better describe the functions. For example, COMPx refers to COMP1 and COMP2, FBx refers to FB1 and FB2.

#### **Pin Functions**

| PIN     | N I/O |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|---------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME    | PIN   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| AGND    | 6     | _   | Low noise ground connection to the controller.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| BOOT1   | 25    | I   | BOOT1 provides a bootstrapped supply for the high-side FET driver for channel 1 (CH1). Connect a capacitor (0.1 µF typical) from BOOT1 to SW1 pin.                                                                                                                                                                                                                                                                                                                         |  |
| BOOT2   | 15    | I   | BOOT2 provides a bootstrapped supply for the high-side FET driver for channel 2 (CH2). Connect a capacitor (0.1 µF typical) from BOOT2 to SW2 pin.                                                                                                                                                                                                                                                                                                                         |  |
| BP6     | 20    | 0   | Output bypass for the internal regulator. Connect a low ESR bypass ceramic capacitor with a value of 3.3 µF or greater from this pin to the power ground plane.                                                                                                                                                                                                                                                                                                            |  |
| COMP1   | 5     | 0   | Output of the error amplifier 1 and connection node for loop feedback components.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| COMP2   | 7     | 0   | output of the error amplifier 2 and connection node for loop feedback components.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| CS1-    | 29    | ı   | legative terminal of current sense amplifier for CH1                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| CS1+    | 28    | I   | Positive terminal of current sense amplifier for CH1                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| CS2-    | 12    | I   | Negative terminal of current sense amplifier for CH2                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| CS2+    | 13    | I   | Positive terminal of current sense amplifier for CH2                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| DIFFO   | 9     | 0   | Output of the differential amplifier. When the device is configured for dual channel mode, the DIFFO pin must be either floating or tied to BP6                                                                                                                                                                                                                                                                                                                            |  |
| EN1/SS1 | 3     | I   | Logic level input which starts or stops CH1. Letting this pin float turns CH1 on. Pulling this pin low disables CH1. This is also the soft-start programming pin. A capacitor connected from this pin to AGND programs the soft-start time. The capacitor is charged with an internal current source of 10 µA. The resulting voltage ramp of this pin is also used as a second non-inverting input to the error amplifier 1 after a 0.8 V (typical) level shift downwards. |  |



# Pin Functions (continued)

| PIN          |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME         | PIN | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| EN2/SS2/GSNS | 10  | I   | Logic level input which starts or stops CH2. Letting this pin float turns CH2 on. Pulling this pin low disables CH2. This is also the soft-start programming pin. A capacitor connected from this pin to AGND programs the soft-start time. The capacitor is charged with an internal current source of 10 µA. The resulting voltage ramp of this pin is also used as a second non-inverting input to the error amplifier 2 after a 0.8 V (typical) level shift downwards. In two-phase mode, this pin becomes GSNS as the negative terminal of a remote sense amplifier. |  |
| FB1          | 4   | I   | Inverting input to the error amplifier. During normal operation, the voltage on this pin is equal to the internal reference voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| FB2          | 8   | I   | Inverting input to the error amplifier. During normal operation, the voltage on this pin is equal to the internal reference voltage. Connecting the FB2 pin to the BP6 pin enables two-phase mode and disables the error amplifier 2.                                                                                                                                                                                                                                                                                                                                     |  |
| HDRV1        | 24  | 0   | Bootstrapped gate drive output for the high-side N-channel MOSFET for CH1. A 2- $\Omega$ resistor is recommended for a noisy environment.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| HDRV2        | 16  | 0   | Bootstrapped gate drive output for the high-side N-channel MOSFET for CH2. A $2-\Omega$ resistor is recommended for a noisy environment.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| ILIM1        | 30  | I   | Used to set the overcurrent limit for CH1 with 10 µA of current flowing through a resistor from this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| ILIM2/VSNS   | 11  | I   | Used to set the overcurrent limit for CH2 with 10 µA of current flowing through a resistor from this pin to AGND. In two-phase mode, this pin becomes VSNS as the positive terminal of a remote sense amplifier.                                                                                                                                                                                                                                                                                                                                                          |  |
| LDRV1        | 22  | 0   | Gate drive output for the low-side synchronous rectifier (SR) N-channel MOSFET for CH1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| LDRV2        | 18  | 0   | ate drive output for the low-side synchronous rectifier (SR) N-channel MOSFET for CH2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| PG1          | 27  | 0   | Open drain power good indicator for CH1 output voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| PG2          | 14  | 0   | Open drain power good indicator for CH2 output voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| PGND1        | 21  | _   | Power ground 1. Separate power ground for CH1 and CH2 in the PCB layout could potentially reduce channel to channel interference.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| PGND2        | 19  | _   | Power ground 2. Separate power ground for CH1 and CH2 in the PCB layout could potentially reduce channel to channel interference.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| PHSET        | 32  | I   | Used to set master or slave mode and phase angles. The master emits a 50% duty clock to the slave. The slave synchronizes to the external clock and select the phase shift angle.                                                                                                                                                                                                                                                                                                                                                                                         |  |
| RT           | 2   | I   | Connect a resistor from this pin to AGND to set the oscillator frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| SW1          | 23  | ı   | Connect to the switched node on converter CH1. It is the return for the CH 1 high-side gate driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| SW2          | 17  | I   | Connect to the switched node on converter CH2. It is the return for the CH 2 high-side gate driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| SYNC         | 1   | I/O | In master mode, a 2x free running frequency clock is sent out on SYNC pin. In slave mode, sync to an external clock which is ±20% of the free running MASTER_CLOCK frequency. The MASTER_CLOCK frequency is 2x of the free running frequency (set by RT) and operates at 50% duty cycle. When not being used, SYNC must be left floating.                                                                                                                                                                                                                                 |  |
| UVLO         | 31  | I   | A resistor divider from VIN determines the input voltage that the controller starts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| VDD          | 26  | I   | Power input to the controller. A low ESR bypass ceramic capacitor of 0.1 $\mu$ F or greater must be connected closely from this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                                                                              |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

Over operating free-air temperature range, all voltages are with respect to GND (unless otherwise noted)<sup>(1)</sup>

|             |                                                                                   | MIN         | MAX | UNIT   |
|-------------|-----------------------------------------------------------------------------------|-------------|-----|--------|
|             | VDD                                                                               | -0.3        | 22  |        |
|             | SW1, SW2                                                                          | -3          | 27  |        |
|             | SW1, SW2 (< 100-ns pulse width)                                                   |             | -5  |        |
|             | SW1, SW2 (< 10-ns pulse width)                                                    | -7.5        | 30  |        |
|             | BOOT1, BOOT2                                                                      | -0.3        | 30  |        |
| Voltage     | BOOT1, BOOT2 (< 10-ns pulse width)                                                | -0.5        | 33  | V      |
|             | BP6 HDRV1, HDRV2                                                                  | -0.3        | 7   |        |
|             |                                                                                   | -2          | 30  |        |
|             | BOOT1-SW1, BOOT2-SW2, HDRV1-SW1, HDRV2-SW2 (differential from BOOT or HDRV to SW) | -0.3        | 7   |        |
|             | All other pins                                                                    | -0.3        | 7   |        |
| Tomporaturo | Operating temperature, T <sub>J</sub>                                             | -40         | 145 | ڻ<br>ئ |
| Temperature | Storage temperature, T <sub>stg</sub>                                             | <b>-</b> 55 | 150 |        |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

|           |                                | MIN | MAX | UNIT |
|-----------|--------------------------------|-----|-----|------|
| $V_{VDD}$ | Input operating voltage        | 3   | 20  | V    |
| $T_J$     | Operating junction temperature | -40 | 125 | °C   |

### 6.4 Thermal Information

|                        |                                              | TPS40322   |      |  |
|------------------------|----------------------------------------------|------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | RHB (VQFN) | UNIT |  |
|                        |                                              | 32 PINS    |      |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 37.1       | °C/W |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 28.4       | °C/W |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 9.8        | °C/W |  |
| Ψлт                    | Junction-to-top characterization parameter   | 0.4        | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 9.7        | °C/W |  |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.6        | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

 $T_J = -40$  °C to 125 °C,  $V_{VDD} = 12$  V,  $R_{RT} = 40$  k $\Omega$ ,  $f_{SW} = 500$  kHz (unless otherwise noted),

|                          | PARAMETER                                         | TEST CONDITIONS                         | MIN  | TYP       | MAX  | UNIT |
|--------------------------|---------------------------------------------------|-----------------------------------------|------|-----------|------|------|
| INPUT SUPPL              | Y                                                 |                                         |      |           |      |      |
| VDD                      | Input voltage range                               |                                         | 3    |           | 20   | V    |
| IDD <sub>SDN</sub>       | Shutdown                                          | V <sub>ENx/SSx</sub> = 0 V              |      | 200       | 250  | μΑ   |
| IDD <sub>Q</sub>         | Quiescent, non-switching                          | V <sub>FB</sub> = 0.65 V, ENx/SSx float |      | 6         | 8    | mA   |
| UVLO                     |                                                   |                                         |      |           |      |      |
| UVLO                     | Minimum turn-on voltage                           |                                         | 1.21 | 1.24      | 1.27 | V    |
| UVLO <sub>HYS</sub>      | Hysteresis current                                |                                         | 13   | 15        | 17   | μΑ   |
| BP REGULATO              | OR                                                |                                         |      |           |      |      |
| BP                       | Regulator voltage                                 | 7 V ≤ V <sub>VDD</sub> ≤ 20 V           | 6.2  | 6.5       | 6.8  | V    |
| V <sub>DO</sub>          | Regulator dropout voltage                         | $I_{BP}$ = 25 mA, $V_{VDD}$ = 3 V       |      | 50        | 100  | mV   |
| I <sub>BP</sub>          | Regulator continuous current limit <sup>(1)</sup> |                                         | 100  |           |      | mA   |
| V <sub>BPUVLO</sub>      | Regulator output UVLO                             |                                         | 2.40 | 2.70      | 2.95 | V    |
| V <sub>BPUVLO-HYS</sub>  | Regulator output UVLO hysteresis                  |                                         | 180  | 210       | 250  | mV   |
| OSCILLATOR               | AND RAMP GENERATOR                                |                                         |      |           |      |      |
|                          | 0 111 1                                           |                                         | 100  |           | 1000 | kHz  |
| $f_{SW}$                 | Oscillator frequency                              | $R_{RT} = 40 \text{ k}\Omega$           | 450  | 500       | 550  | kHz  |
| V <sub>RAMP</sub>        | Ramp amplitude (peak-to-peak)                     | 3 V < V <sub>VDD</sub> < 20 V           |      | VDD / 8.5 |      | V    |
| $V_{VAL}$                | Valley voltage                                    |                                         |      | 0.85      |      | V    |
| f <sub>SYNC</sub>        | SYNC frequency range                              |                                         | 200  |           | 2000 | kHz  |
| t <sub>PW(sync)</sub>    | SYNC input minimum pulse width                    |                                         | 100  |           |      | ns   |
| V <sub>H(sync)</sub>     | Rising edge threshold to set sync pulse           |                                         | 2    |           |      | V    |
| V <sub>L(sync)</sub>     | Falling edge threshold to reset sync pulse        |                                         |      |           | 0.8  | V    |
| f <sub>MASTER</sub>      | Master clock frequency                            |                                         | 200  |           | 2000 | kHz  |
| $\Delta f_{\text{SYNC}}$ | Percent of master frequency for synchronization   |                                         | -20% |           | 20%  |      |
|                          | Master                                            | 0°/180° phase shift                     |      |           | 0.5  | V    |
| V <sub>PHSET</sub>       | Slave                                             | 0°/180° phase shift                     | 0.6  |           | 2    | V    |
|                          | Slave                                             | 90°/270° phase shift                    | 2.1  |           |      | V    |
| PWM                      |                                                   |                                         |      |           |      |      |
| PWM(off)                 | Minimum PWM off-time                              |                                         |      | 90        | 130  | ns   |
| t <sub>ON(min)</sub>     | Minimum controllable pulse width                  | See <sup>(1)</sup>                      |      | 90        |      | ns   |
| t <sub>DEAD</sub>        | Output driver dead time                           | HDRV off to LDRV on                     | 20   | 35        | 40   | ns   |
| t <sub>DEAD</sub>        | Output driver dead time                           | LDRV off to HDRV on                     | 20   | 35        | 40   | ns   |
| ERROR AMPL               | IFIER AND VOLTAGE REFERENCE                       |                                         |      |           |      |      |
| M                        | ED insulturally an                                | 0°C < T <sub>J</sub> < 70°C             | 597  | 600       | 603  |      |
| $V_{FB}$                 | FB input voltage                                  | -40°C < T <sub>J</sub> < 125°C          | 594  | 600       | 606  | mV   |
| I <sub>FB</sub>          | FB input bias current                             |                                         |      | 20        | 75   | nA   |
| GBWP                     | Unity gain bandwidth                              | See (1)                                 |      | 24        |      | MHz  |
| AVOL                     | Open loop gain                                    | See (1)                                 | 80   |           |      | dB   |
| I <sub>OH</sub>          | High-level output current                         |                                         |      | 3         |      | mA   |
| I <sub>OL</sub>          | Low-level output current                          |                                         |      | 9         |      | mA   |

<sup>(1)</sup> Specified by design. Not production tested.



# **Electrical Characteristics (continued)**

 $T_J = -40$ °C to 125°C,  $V_{VDD} = 12$  V,  $R_{RT} = 40$  k $\Omega$ ,  $f_{SW} = 500$  kHz (unless otherwise noted),

|                                  | PARAMETER                                                     | TEST CONDITIONS                                                | MIN   | TYP  | MAX                    | UNIT   |
|----------------------------------|---------------------------------------------------------------|----------------------------------------------------------------|-------|------|------------------------|--------|
| ENABLE AN                        | D SOFT START                                                  | ,                                                              | -     |      |                        |        |
| V <sub>IH</sub>                  | High-level input voltage                                      |                                                                | 0.55  | 0.7  | 1                      | V      |
| V <sub>IL</sub>                  | Low-level input voltage                                       |                                                                | 0.23  | 0.26 | 0.3                    | V      |
| I <sub>SS</sub>                  | Soft-start source current                                     |                                                                | 8     | 10   | 12                     | μΑ     |
| V <sub>SS</sub>                  | Soft-start voltage level                                      |                                                                |       | 0.8  |                        | V      |
| I <sub>DISCHG</sub>              | Soft-start discharge current                                  |                                                                |       | 130  |                        | μA     |
|                                  | ENT PROTECTION                                                |                                                                |       |      |                        |        |
| I <sub>ILIM</sub>                | ILIM program current                                          | T <sub>J</sub> = 25°C                                          | 9.5   | 10   | 10.5                   | μA     |
| t <sub>HICCUP</sub>              | Hiccup cycles to recover                                      |                                                                |       | 6    |                        | Cycles |
|                                  | ENSE AMPLIFIER                                                |                                                                | I     |      |                        |        |
| $V_{DIFF}$                       | Differential input voltage range                              |                                                                | -60   |      | 60                     | mV     |
| V <sub>CM</sub>                  | Input common mode range                                       |                                                                | 0     |      | 5.6                    | V      |
| A <sub>CS</sub>                  | Current sensing gain                                          |                                                                |       | 15   |                        | V/V    |
| V <sub>CSOUT</sub>               | Current sense amplifier output                                | V <sub>CSIN</sub> = 20 mV, T <sub>J</sub> = 25°C               | 270   | 300  | 330                    | mV     |
| f <sub>C0</sub>                  | Closed loop bandwidth <sup>(1)</sup>                          | SOIN - / J == 2                                                | 3     |      |                        | MHz    |
| - 50                             | Current sense amplifier output difference between CH1 and CH2 | V <sub>CSIN</sub> = 20 mV to both CS1 and CS2                  | -15   |      | 15                     | mV     |
| OVERVOLTA                        | AGE AND UNDERVOLTAGE PROTECTION                               |                                                                |       |      |                        |        |
| V <sub>OVP</sub>                 | Feedback voltage limit for OVP                                |                                                                | 679   | 700  | 735                    | mV     |
| V <sub>UVP</sub>                 | Feedback voltage limit for UVP                                |                                                                | 475   | 500  | 525                    | mV     |
| GATE DRIVE                       | -                                                             |                                                                |       |      |                        |        |
| R <sub>HDHI</sub>                | High-side driver pull-up resistance                           | $V_{BOOT} - V_{SW} = 6.5 \text{ V}, I_{HDRV} = -40 \text{ mA}$ | 0.8   | 1.5  | 2.5                    | Ω      |
| R <sub>HDLO</sub>                | High-side driver pull-down resistance                         | $V_{BOOT} - V_{SW} = 6.5 \text{ V}, I_{HDRV} = 40 \text{ mA}$  | 0.5   | 1    | 1.6                    | Ω      |
| R <sub>LDHI</sub>                | Low-side driver pull-up resistance                            | I <sub>LDRV</sub> = -40 mA                                     | 0.8   | 1.5  | 2.5                    | Ω      |
| R <sub>LDLO</sub>                | Low-side driver pull-down resistance                          | I <sub>LDRV</sub> = 40 mA                                      | 0.35  | 0.6  | 1.3                    | Ω      |
| t <sub>HRISE</sub>               | High-side driver rise time                                    | C <sub>LOAD</sub> = 5 nF, See <sup>(1)</sup>                   |       | 15   |                        | ns     |
| t <sub>HFALL</sub>               | High-side driver fall time                                    | C <sub>LOAD</sub> = 5 nF, See <sup>(1)</sup>                   |       | 12   |                        | ns     |
| t <sub>LRISE</sub>               | Low-side driver rise time                                     | C <sub>LOAD</sub> = 5 nF, See <sup>(1)</sup>                   |       | 15   |                        | ns     |
| t <sub>LFALL</sub>               | Low-side driver fall time                                     | C <sub>LOAD</sub> = 5 nF, See <sup>(1)</sup>                   |       | 10   |                        | ns     |
| BOOT SWITE                       |                                                               | -LOAD T, COT                                                   |       |      |                        |        |
| $V_{DFWD}$                       | Bootstrap switch voltage drop                                 | I <sub>BOOT</sub> = 5 mA                                       |       | 0.1  |                        | V      |
| REMOTE SE                        |                                                               | 18001                                                          |       |      |                        |        |
| V <sub>IOFSET</sub>              | Input offset voltage                                          | V <sub>DIFFO</sub> = 0.9 V                                     | -2    |      | 2                      | mV     |
| Gain                             | Differential gain                                             | BIITO                                                          | 0.995 |      | 1.005                  | V/V    |
| BW                               | Close loop bandwidth <sup>(1)</sup>                           |                                                                | 2     |      |                        | MHz    |
| V <sub>DIFFO</sub>               | Output voltage at DIFFO pin                                   |                                                                | -     | ,    | V <sub>BP6</sub> – 0.2 | V      |
| I <sub>SRC</sub>                 | Output source current                                         |                                                                |       |      | 1                      | mA     |
| I <sub>SNK</sub>                 | Output sink current                                           |                                                                |       |      | 1                      | mA     |
| POWERGOO                         | •                                                             | <u> </u>                                                       |       |      | · ·                    |        |
| V <sub>OV</sub>                  | Feedback voltage limit for PGOOD                              |                                                                | 650   | 675  | 697                    | mV     |
| V <sub>UV</sub>                  | Feedback voltage limit for PGOOD                              |                                                                | 510   | 525  | 545                    | mV     |
| V <sub>PGD(hyst)</sub>           | PGOOD hysteresis voltage at FB                                |                                                                | 0.0   | 25   | 40                     | mV     |
| R <sub>RGD</sub>                 | PGOOD pull down resistance                                    |                                                                |       | 50   | 70                     | Ω      |
|                                  | PGOOD leakage current                                         |                                                                |       |      | 20                     | μA     |
| I <sub>PGD(leak)</sub> THERMAL S |                                                               |                                                                |       |      | 20                     | μ, ι   |
| T <sub>SD</sub>                  | Junction shutdown temperature                                 | See <sup>(1)</sup>                                             |       | 150  |                        | °C     |
| _                                | Hysteresis                                                    | See (1)                                                        |       | 20   |                        | °C     |
| T <sub>SD(hyst)</sub>            | Trysteresis                                                   | 000                                                            |       | 20   |                        |        |



# 6.6 Typical Characteristics



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**



Product Folder Links: TPS40322

Submit Documentation Feedback

Copyright © 2011–2016, Texas Instruments Incorporated



# **Typical Characteristics (continued)**





# 7 Detailed Description

#### 7.1 Overview

The TPS40322 is a flexible synchronous buck controller. It can be used as a dual-output controller, or as a two-phase, single-output controller. It operates with a wide input range from 3 V to 20 V and can generate an accurate regulated output as low as 600 mV.

In dual output mode, voltage mode control with input feedforward architecture is implemented. With this architecture, the benefits are less noise sensitivity, no control instability issues for small DCR applications, and a smaller minimum controllable on-time, often desired for high conversion ratio applications.

In two-phase, single-output mode, a current-sharing loop is implemented to ensure a balance of current between phases. Because the induced error current signal to the loop is much smaller when compared to the PWM ramp amplitude, the control loop is modeled as voltage mode with input feedforward.

#### **DESIGN NOTE**

When the device is operating in dual output mode, DIFFO must be floating or tied to BP6.



# 7.2 Functional Block Diagram





## 7.3 Feature Description

### 7.3.1 Voltage Reference

The 600-mV band gap cell is internally connected to the non-inverting input of the error amplifier. The reference voltage is trimmed with the error amplifier in a unity gain configuration to remove amplifier offset from the final regulation voltage. The 0.5% tolerance on the reference voltage allows the user to design a very accurate power supply.

## 7.3.2 Output Voltage Setting

The output voltages of the TPS40322 are set by using external feedback resistor dividers as shown in Figure 15. The regulated output voltage (V<sub>OUT</sub>) is determined by Equation 1.



Figure 15. Setting the Output Voltage

$$V_{OUT} = 0.6 \, \text{V} \times \left( 1 + \frac{R_A}{R_{BIAS}} \right) \tag{1}$$

### 7.3.3 Input Voltage Feedforward

The TPS40322 uses input voltage feedforward to maintain a constant power stage gain as the input voltage varies and provides very good response to input voltage transient disturbances. The simple constant power stage gain of the controller greatly simplifies feedback loop design because the loop characteristics remain constant as the input voltage changes, unlike a typical buck converter without voltage feedforward. For modeling purposes, the gain from the COMP pin to the average voltage at the input of the L-C filter is typically 8.5 V/V.

Product Folder Links: TPS40322

Copyright © 2011-2016, Texas Instruments Incorporated



#### 7.3.4 Current Sensing

The TPS40322 uses a differential current sense design to sense the output current. The sense element can be the series resistance of the power stage filter inductor or a separate current sense resistor. When using the inductor series resistance as shown in Figure 16, an R-C filter must be used to remove the large AC component voltage across the inductor so that only the component of the voltage that remains is across the resistance of the inductor (see Figure 16).

The values of R1 and C1 for an ideal design can be calculated using Equation 2. The time constant of the R-C filter must equal the time constant of the inductor itself. If the time constants are equal, the voltage across C1 equals the current in the inductor multiplied by the inductor resistance. The inductor ripple current is reflected in the voltage across C1. Typically a capacitor with a value of 0.1-µF is recommended for C1.

Refer to the *Layout* section for proper placement of the sensing elements.



Figure 16. Inductor DCR Current Sensing

$$R1 \times C1 = \frac{L1}{DCR}$$
 (2)



#### 7.3.5 Overcurrent Protection

The TPS40322 has dedicated ILIM pins for each channel for use when operating in dual-output mode. When operating in two-phase mode, both channels share the same overcurrent level set by ILIM1. The overcurrent level is set with a resistor connected from the ILIMx pin to analog ground. The sensed current signal is amplified by the CS amplifier with a gain of 15, and then compared with the established overcurrent level to determine if there is an OC fault. This design is shown in Figure 17.



Figure 17. Overcurrent Protection

Equation 3 is the current limit resistance (R<sub>LIM</sub>) calculation for desired overcurrent limit.

$$R_{LIM} = \frac{\left(I_{OC} + \left(\frac{I_{RIPPLE}}{2}\right)\right) \times DCR \times A_{CS}}{I_{ILIM}}$$

where

- I<sub>OC</sub> is the desired DC over current limit level
- IRIPPLE is the inductor peak-peak ripple current
- · DCR is the inductor DC resistance
- A<sub>CS</sub> is the current sensing amplifier gain (typically 15)
- $I_{ILIM}$  is the internal source current out of ILIMx pin (typically 10  $\mu$ A)

The TPS40322 implements cycle-by-cycle current limit when the inductor peak current has exceeded the set limit. When the controller counts three consecutive clock cycles of an overcurrent condition, the high-side and low-side MOSFETs are turned off and the controller enters a hiccup mode. After six soft-start cycles, normal switching is attempted. If the overcurrent has cleared, normal operation resumes, otherwise the sequence repeats.

Product Folder Links: TPS40322

(3)



### 7.3.6 Two-Phase Mode, Remote Sense Amplifier, and Current Sharing Loop

The TPS40322 can be configured to operate in single-output, two-phase mode for high-current applications. With proper selection of the external MOSFETs, this device can support up to 50-A of load current in a two-phase configuration. As shown in Figure 18, to configure the TPS40322 for two-phase mode, FB2 is tied to BP6. In this mode, COMP1 must be connected to COMP2 to ensure current sharing between the two phases. For high-current applications, the remote sense amplifier is used to compensate for the parasitic offset to provide an accurate output voltage. The EN2/SS2 and ILIM2 pins are designed for multiple functions. They are used as VSNS and GSNS for remote sensing in two-phase mode. DIFFO, which is the output of the remote sensing amplifier, is connected to the resistor divider of the feedback network.

Note that BP6 powers the remote sense amplifier. The DIFFO voltage must be 0.2-V lower than the BP6 voltage under all conditions. If BP6 is lower than DIFFO voltage, the converter loses regulation. To ensure no regulation loss, use a remote sense amplifier when the application output voltage is lower than 2.2 V. For an application in which the output voltage is higher than 2.2 V, the remote sense amplifier can be bypassed and the voltage output can be connected to the feedback resistor divider directly.



Figure 18. Two-Phase Mode Voltage Loop Configuration



When the device operates in two-phase mode, a current sharing loop as shown in Figure 19 is designed to maintain the current balance between phases. Both phases share the same comparator voltage (COMP1). The sensed current from each phase is compared first in a current share block, then each signal is summed with COMP. The resulted error voltage is compared with the voltage ramp to generate the PWM pulse for each channel.



Figure 19. Two-Phase Mode Current Share Loop

Submit Documentation Feedback



#### 7.3.7 Start-Up and Shutdown

#### 7.3.7.1 Start-Up Sequence

When the ENx/SSx pin is pulled below 0.3 V, the respective channel is disabled. When ENx/SSx is released, the controller starts automatically and an internal 40-µA current source begins to charge the external soft-start capacitor. When the voltage across the soft-start capacitor is over 0.7 V, the internal BP regulator is enabled. The ENx/SSx voltage is clamped to 1.3 V while waiting for signals indicating that BP6, VDD, and the oscillator clock are good. After all the signals are confirmed, ENx/SSx is discharged to 0.4 V with a 140-µA current source, and then charged again with the internal 10-µA current source. The operation is described by the waveform shown in Figure 20. V<sub>SS\_INT</sub> is an internal signal level shifted from ENx/SSx and then connected to the non-inverting terminal of the error amplifier.



Figure 20. EN/SS Start-Up Waveform

The soft-start time is determined by the internal charge current and the external capacitance. The actual output ramp-up time is the time for the internal current source to charge the capacitor through a 600-mV range. There is some initial lag time due to the offset (800 mV typical) from the actual ENx/SSx pin voltage to  $V_{SS\_INT}$ . The soft-start sequence takes place in a closed loop fashion, meaning that the error amplifier controls the output voltage constantly during the soft-start period and the feedback loop is never open (as occurs in duty cycle limit soft-start designs). The error amplifier has two non-inverting inputs, one connected to the 600-mV reference voltage, and the other connected to the offset  $V_{SS\_INT}$ . The error amplifier controls the FB pin to the lower of these two voltages. As the voltage on the ENx/SSx pin ramps up past approximately 1.4 V (800-mV offset voltage plus the 600-mV reference voltage), the 600-mV reference voltage becomes the dominant input and the converter has reached its final regulation voltage.

Equation 4 is the calculation for soft-start capacitance.

$$C_{SS} = \frac{t_{SS} \times I_{SS}}{600 \,\text{mV}}$$

#### where

C<sub>SS</sub> is the soft-start capacitance connected to ENx/SSx pin

t<sub>SS</sub> is the desired soft-start time

I<sub>SS</sub> is the internal soft-start current (typically 10 μA)

(4)

Copyright © 2011–2016, Texas Instruments Incorporated

(5)



# **Feature Description (continued)**

### 7.3.7.2 Prebiased Output Start-Up

The TPS40322 contains a circuit that prevents current from being pulled from the output during the start-up sequence in a pre-biased output condition. There are no PWM pulses until the internal soft-start voltage rises above the error amplifier input (FBx pin), if the output is pre-biased. Once the soft-start voltage exceeds the error amplifier input, the device slowly initiates synchronous rectification by starting the synchronous rectifier with a narrow on-time. It then increments that on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This approach prevents the sinking of current from a pre-biased output, and ensures the output voltage start-up and ramp-to-regulation sequences are smooth and controlled.

#### **DESIGN NOTE**

During the soft-start sequence, when the PWM pulse width is shorter than the minimum controllable on-time, which is generally caused by the PWM comparator and gate driver delays, pulse skipping may occur and the output might show larger ripple voltage.

#### 7.3.7.3 Shutdown

During the shutdown sequence, BP6 is controlled by ENx/SSx. If both of ENx/SSx pins are pulled low, BP6 is turned off regardless of the input voltage remaining higher than the programmed UVLO threshold.

### 7.3.8 Switching Frequency and Master or Slave Synchronization

The switching frequency is set by the value of the resistor connected from the RT pin to AGND. The RT resistor value is calculated in Equation 5.

$$R_{RT} = \frac{20 \times 10^9}{f_{SW}}$$

where

- $R_{RT}$  is the the resistor from RT pin to AGND, in  $\Omega$
- f<sub>SW</sub> is the desired switching frequency, in Hz

The TPS40322 device can also synchronize to an external clock that is ±20% of the master clock frequency which is two times the free running frequency. Each TPS40322 can be set by the PHSET pin as either master or slave. The master produces a 50% duty cycle clock to the slave. The slave synchronizes to the external clock with 50% duty cycle and selects the phase shift angle as shown in Table 1.

Figure 21 shows an example of synchronizing two TPS40322 devices to generate an evenly distributed shift to reduce input ripple.

**Table 1. Phase Shift Angle Selection** 

| PHSET      |              |        | PHASE AN | IGLE (°) |
|------------|--------------|--------|----------|----------|
| CONNECTION | RANGE<br>(V) | MODE   | CH1      | CH2      |
| AGND       | < 0.5        | Master | 0        | 180      |
| Floating   | 0.6 to 2     | Slave  | 0        | 180      |
| High       | > 2.1        | Slave  | 90       | 270      |





Figure 21. Synchronizing Two TPS40322 Devices

# 7.3.9 Overvoltage and Undervoltage Fault Protection

The TPS40322 has output overvoltage protection and undervoltage protection capability. The comparators that regulate the overvoltage and undervoltage conditions use the FBx pin as the output sensing point so the filtering effect of the compensation network connected from COMPx to FBx has an effect on the speed of detection. As the output voltage rises or falls below the nominal value, the error amplifier attempts to force FBx to match its reference voltage. When the error amplifier is no longer able to do this, the FB pin begins to drift and trip the overvoltage threshold  $(V_{\text{OVP}})$  or the undervoltage threshold  $(V_{\text{UVP}})$  as described in the *Electrical Characteristics* table.

When an undervoltage fault is detected, the TPS40322 enters hiccup mode and resumes normal operation when the fault is cleared.

When an overvoltage fault is detected, the TPS40322 turns off the high-side MOSFET and latches on the low-side MOSFET to discharge the output current to the regulation level (within the Power Good window).

When operating in dual-channel mode, both channels have identical yet independent protection schemes, which means one channel is not affected when the other channel is in fault mode.

When operating in two-phase mode, only the FB1 pin is detected for overvoltage and undervoltage fault. Therefore both channels take action together during a fault.

#### 7.3.10 Input Undervoltage Lockout (UVLO)

A dedicated UVLO pin allows the user to program the desired input turn-on threshold voltage. The diagram is shown in Figure 22. The desired input turn-on threshold can be calculated using Equation 6. The input turn off hysteresis can be calculated using Equation 7.





Figure 22. Input UVLO Diagram

$$VIN\_UVLO = 1.24 V \times \left(\frac{\left(R_{ON1} + R_{ON2}\right)}{R_{ON2}}\right)$$

$$VIN\_HYS = 15 \mu A \times R_{ON1}$$
(6)

#### 7.3.11 Power Good

The TPS40322 provides an indication that output is good for each channel. This is an open-drain signal that pulls low when any condition exists that would indicate that the output of the supply might be out of regulation. These conditions include:

- Feedback voltage (V<sub>FB</sub>) is more than ±12.5% from nominal
- · Soft-start is active

#### 7.3.12 Thermal Shutdown

If the junction temperature of the device reaches the thermal shutdown limit of 150°C, the PWMs and the oscillators are turned off and HDRVs and LDRVs are driven low. When the junction cools to the required level (130°C typical), the PWM initiates soft start as during a normal power-up cycle.



#### 7.3.13 Connection of Unused Pins

In some case, it is possible that some pins are not used. For example, if only channel 1 is used, then pins for channel 2 need to be properly connected as well. The unused pin connections are summarized in Table 2.

**Table 2. Unused Pin Connections** 

| PIN NAME     | CONNECTION                                                |
|--------------|-----------------------------------------------------------|
| BOOTx        | Floating                                                  |
| COMPx        | Floating                                                  |
| CSx-         | Connect to a voltage between 0 V and 5.6 V, short to CSx+ |
| CSx+         | Short to CSx-                                             |
| DIFFO        | Floating                                                  |
| EN1/SS1      | Connect to ground                                         |
| EN2/SS2/GSNS | Connect to ground                                         |
| FBx          | Connect to ground                                         |
| HDRVx        | Floating                                                  |
| ILIM1        | Connect to ground through a 100-kΩ resistor               |
| ILIM2/VSNS   | Connect to ground through a 100-kΩ resistor               |
| LDRVx        | Floating                                                  |
| PGx          | Connect to ground                                         |
| PHSET        | Connect to ground                                         |
| SWx          | Connect to ground                                         |
| SYNCx        | Floating                                                  |

### 7.4 Device Functional Modes

At dual-output configuration, EN1/SS1 and EN2/SS2/GSNS pins are used to enable or disable switching of channel 1 and channel 2, respectively. Floating the pin turns the channel on, pulling the pin low turns the channel off. At two-phase configuration, EN1/SS1 pin is used to enable and disable switching of both channels.



# 8 Applications and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS40322 is a dual-output, synchronous buck controller, and it can also be configured as a two-phase controller.

# 8.2 Typical Applications



#### 8.2.1 Dual-Output Configuration from 12-V Nominal to 1.2-V and 1.8-V DC-to-DC Converter Using the TPS40322

This section explains the design process and component selection for a dual output synchronous buck converter using TPS40322 controller. The design goal parameters are listed in Table 3. The design procedure provides calculations for channel 1 only. User can apply similar calculation for channel 2.

Figure 23 shows the dual output converter schematic for this design example.



Figure 23. Design Example 1, Dual Output Converter Schematic



# 8.2.1.1 Design Requirements

The design goal parameters are listed in Table 3.

Table 3. TPS40322 Dual Output Design Example Specification

|                         | PARAMETER                        | TEST CONDITION                                                       | MIN | TYP | MAX  | UNIT |
|-------------------------|----------------------------------|----------------------------------------------------------------------|-----|-----|------|------|
| INPUT CHA               | ARACTERISTICS                    |                                                                      |     |     |      |      |
| V <sub>IN</sub>         | Input voltage                    |                                                                      | 8   | 12  | 15   | V    |
| V <sub>IN(ripple)</sub> | Input ripple                     | I <sub>OUT1</sub> = I <sub>OUT2</sub> = 10 A                         |     |     | 0.25 | V    |
|                         | CHARACTERISTICS                  |                                                                      |     |     |      |      |
| V <sub>OUT1</sub>       | Output voltage                   | $I_{OUT1(min)} \le I_{OUT1} \le I_{OUT1(max)}$                       |     | 1.2 |      | V    |
|                         | Line regulation                  | $V_{IN(min)} \le V_{IN} \le V_{IN(max)}$                             |     |     | 0.5% |      |
|                         | Load regulation                  | $I_{OUT1(min)} \le I_{OUT1} \le I_{OUT1(max)}$                       |     |     | 0.5% |      |
| V <sub>RIPPLE1</sub>    | Output ripple                    | $I_{OUT1} = I_{OUT1(max)}$                                           |     |     | 24   | mV   |
| V <sub>OVER1</sub>      | Output overshoot                 | $\Delta I_{OUT1} = 5 A$                                              |     | 40  |      | mV   |
| V <sub>UNDER1</sub>     | Output undershoot                | $\Delta I_{OUT1} = 5A$                                               |     | 40  |      | mV   |
| I <sub>OUT1</sub>       | Output current                   | $V_{IN(min)} \le V_{IN} \le V_{IN(max)}$                             | 0   |     | 10   | Α    |
| I <sub>SCP1</sub>       | Short circuit current trip point |                                                                      |     | 15  |      | Α    |
| OUTPUT 2                | CHARACTERISTICS                  |                                                                      |     |     |      |      |
| V <sub>OUT2</sub>       | Output voltage                   | $I_{OUT2(min)} \le I_{OUT2} \le I_{OUT2(max)}$                       |     | 1.8 |      | V    |
|                         | Line regulation                  | $V_{IN(min)} \le V_{IN} \le V_{IN(max)}$                             |     |     | 0.5% |      |
|                         | Load regulation                  | $I_{OUT2(min)} \le I_{OUT2} \le I_{OUT2(max)}$                       |     |     | 0.5% |      |
| V <sub>RIPPLE2</sub>    | Output ripple                    | $I_{OUT2} = I_{OUT2(max)}$                                           |     |     | 36   | mV   |
| V <sub>OVER2</sub>      | Output overshoot                 | $\Delta I_{OUT2} = 5 A$                                              |     | 40  |      | mV   |
| V <sub>UNDER2</sub>     | Output undershoot                | $\Delta I_{OUT2} = 5 A$                                              |     | 40  |      | mV   |
| I <sub>OUT2</sub>       | Output current                   | $V_{IN(min)} \le V_{IN} \le V_{IN(max)}$                             | 0   |     | 10   | Α    |
| I <sub>SCP2</sub>       | Short circuit current trip point |                                                                      |     | 15  |      | Α    |
| GENERAL                 | CHARACTERSTICS                   | ·                                                                    |     |     |      |      |
| t <sub>SS</sub>         | Soft-start time                  | V <sub>IN</sub> = 12 V                                               |     | 2   |      | ms   |
| η                       | Efficiency                       | V <sub>IN</sub> = 12 V, I <sub>OUT1</sub> = I <sub>OUT2</sub> = 10 A |     | 88% |      |      |
| f <sub>SW</sub>         | Switching frequency              |                                                                      |     | 500 |      | kHz  |

### 8.2.1.2 Detailed Design Procedure

Inductor Selection (L1) through General Device Components show equations and calculations regarding  $V_{OUT1}$ .  $V_{OUT2}$  values can be calculated using similar equations. See Table 4 for the list of materials.

Table 4. Design Example 1, Dual-Output List of Materials

| REFERENCE<br>DESIGNATOR    | QTY | DESCRIPTION                                                 | PART NUMBER    | MFR             |
|----------------------------|-----|-------------------------------------------------------------|----------------|-----------------|
| C1                         | 1   | Capacitor, Aluminum, 100 µF, 35 V, ±20%, 0.328 x 0.328 inch | EEV-FK1V101GP  | Panasonic - ECG |
| C2, C7, C20, C26,<br>C39   | 5   | Capacitor, Ceramic, 0.1 µF, 50 V, X7R, ±10%, 0603           | Std            | Std             |
| C3, C35                    | 2   | Capacitor, Ceramic, 0.1 µF, 25 V, X5R, ±10%, 0402           | Std            | Std             |
| C4, C36                    | 2   | Capacitor, Ceramic, 1.0 µF, 25 V, X7R, ±10%, 0603           | Std            | Std             |
| C5, C6, C37, C38           | 4   | Capacitor, Ceramic, 10 µF, 25 V, X5R, ±10%, 0805            | Std            | Std             |
| C8, C25                    | 2   | Capacitor, Ceramic, 33 nF, 16 V, X7R, ±10%, 0603            | Std            | Std             |
| C9, C19, C22, C34          | 4   | Capacitor, Ceramic, 470 pF, 25 V, C0G, NP0, ±5%, 0603       | Std            | Std             |
| C10, C27                   | 2   | Capacitor, Ceramic, 1.0 µF, 6.3 V, X5R, ±10%, 0402          | Std            | Std             |
| C11, C12, C18, C28,<br>C29 | 5   | Capacitor, Ceramic, 3.3 μF, 10 V, X5R, ±10%, 0603           | C1608X5R1A335K | TDK Corporation |



Table 4. Design Example 1, Dual-Output List of Materials (continued)

| REFERENCE<br>DESIGNATOR | QTY | DESCRIPTION                                                                 | PART NUMBER   | MFR               |
|-------------------------|-----|-----------------------------------------------------------------------------|---------------|-------------------|
| C13, C14, C30, C31      | 4   | Capacitor, Ceramic, 10 µF, 6.3 V, X7R, ±10%, 0805                           | Std           | Std               |
| C15, C16, C32, C33      | 4   | Capacitor, Polymer Aluminum, 220 $\mu$ F, 4 V, $\pm$ 20%, 5 m $\Omega$ ESR  | EEF-SE0G221ER | Panasonic - ECG   |
| C17, C23                | 2   | Capacitor, Ceramic, 220 pF, 50 V, C0G, NP0, ±5%, 0603                       | Std           | Std               |
| C21, C24                | 2   | Capacitor, Ceramic, 10 pF, 50 V, C0G, NP0, ±5%, 0603                        | Std           | Std               |
| C40                     | 1   | Capacitor, Ceramic, 1.0 nF, 25 V, C0G, NP0, ±5%, 0603                       | Std           | Std               |
| L1, L2                  | 2   | Inductor, Power Choke, 1.1 $\mu$ H, ±20%, 3.15 m $\Omega$ , 7.0 mm x 6.9 mm | 744314110     | Wurth Elektronik  |
| Q1, Q2                  | 2   | MOSFET, Synchronous Buck NexFET Power Block, QFN-8 POWER                    | CSD86330Q3D   | Texas Instruments |
| R1                      | 1   | Resistor, Chip, 68.1 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R2, R21                 | 2   | Resistor, Chip, 86.6 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R3                      | 1   | Resistor, Chip, 12.7 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R4, R5, R22             | 3   | Resistor, Chip, 1.00 Ω, 1/10 W, ±1%, 0603                                   | Std           | Std               |
| R6                      | 1   | Resistor, Chip, 40.2 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R7, R24                 | 2   | Resistor, Chip, 49.9 Ω, 1/10 W, ±1%, 0603                                   | Std           | Std               |
| R8, R17                 | 2   | Resistor, Chip, 5.11 Ω, 1/8 W, ±1%, 0805                                    | Std           | Std               |
| R9, R16                 | 2   | Resistor, Chip, 0 Ω, 1/10 W, ±1%, 0603                                      | Std           | Std               |
| R10, R14, R19, R27      | 4   | Resistor, Chip, 20.0 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R11, R18                | 2   | Resistor, Chip, 82.5 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R12, R23                | 2   | Resistor, Chip, 1.62 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R13                     | 1   | Resistor, Chip, 3.09 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R15                     | 1   | Resistor, Chip, 29.4 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R20, R30                | 2   | Resistor, Chip, 5.11 Ω, 1/10 W, ±1%, 0603                                   | Std           | Std               |
| R25                     | 1   | Resistor, Chip, 10.0 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R26                     | 1   | Resistor, Chip, 3.24 kΩ, 1/10 W, ±1%, 0603                                  | Std           | Std               |
| R28, R29                | 2   | Resistor, Chip, 100 kΩ, 1/10 W, ±1%, 0603                                   | Std           | Std               |
| U1                      | 1   | TPS40322 Dual Synchronous Buck Controller, QFN-32                           | TPS40322RHB   | Texas Instruments |

### 8.2.1.2.1 Selecting a Switching Frequency

To maintain acceptable efficiency and meet minimum on-time requirements, a 500-kHz switching frequency is selected.

### 8.2.1.2.2 Inductor Selection (L1)

Synchronous BUCK power inductors are typically sized for approximately 20%–40% peak-to-peak ripple current (I<sub>RIPPLE</sub>). Given a target ripple current of 30%, the required inductor size, at maximum rated output current, can be calculated using Equation 8.

$$L1 \approx \frac{V_{IN(max)} - V_{OUT1}}{0.3 \times I_{OUT1}} \times \frac{V_{OUT1}}{V_{IN(max)}} \times \frac{1}{f_{SW}} = \frac{15 \, V - 1.2 \, V}{0.3 \times 10 \, A} \times \frac{1.2 \, V}{15 \, V} \times \frac{1}{500 \, kHz} = 0.736 \, \mu H \tag{8}$$

Selecting a standard, readily available inductor, with a rated inductance is 0.88  $\mu$ H at 10 A,  $I_{RIPPLE1}$  = 2.5 A.

The RMS current through the inductor is approximated by the equation:

$$I_{L1(rms)} = \sqrt{\left(I_{L1(avg)}\right)^2 + \left(I_{12}^2 \times I_{RIPPLE1}\right)^2} = \sqrt{\left(I_{OUT1}\right)^2 + \left(I_{12}^2 \times I_{RIPPLE1}\right)^2} = \sqrt{10^2 + \left(I_{12}^2 \times 2.5\right)^2} = 10.026 A$$
(9)



#### 8.2.1.2.3 Output Capacitor Selection (C10 through C16)

The selection of the output capacitor is typically driven by the output transient response requirement. Equation 10 and Equation 11 over-estimate the voltage deviation to account for delays in the loop bandwidth and can be used to determine the required output capacitance:

$$V_{OVER1} < \frac{\Delta I_{OUT1}}{C_{OUT1}} \times \Delta t = \frac{\Delta I_{OUT1}}{C_{OUT1}} \times \frac{\Delta I_{OUT1} \times L1}{V_{OUT1}} = \frac{\left(\Delta I_{OUT1}\right)^2 \times L1}{V_{OUT1} \times C_{OUT1}}$$

$$(10)$$

$$V_{UNDER1} < \frac{\Delta I_{OUT1}}{C_{OUT1}} \times \Delta t = \frac{\Delta I_{OUT1}}{C_{OUT1}} \times \frac{\Delta I_{OUT1} \times L1}{V_{IN} - V_{OUT1}} = \frac{\left(\Delta I_{OUT1}\right)^2 \times L1}{\left(V_{IN} - V_{OUT1}\right) \times C_{OUT1}} \tag{11}$$

When  $V_{IN(min)} > 2 \text{ x } V_{OUT1}$ , use the overshoot equation,  $V_{OVER1}$ , to calculate minimum output capacitance. When  $V_{IN(min)} < 2 \text{ x } V_{OUT1}$  use Equation 11,  $V_{UNDER1}$ , to calculate minimum output capacitance. In this design example,  $V_{IN(min)}$  is much larger than 2 x  $V_{OUT1}$  so Equation 12 is used to determine the required minimum output capacitance.

$$C_{OUT1(min)} = \frac{\left(\Delta I_{OUT1}\right)^{2} \times L1}{V_{OUT} \times V_{OVER1}} = \frac{5^{2} \times 0.88 \,\mu\text{H}}{1.2 \times 40 \,\text{mV}} = 458 \,\mu\text{F}$$
(12)

With a minimum capacitance, the maximum allowable ESR is determined by the maximum ripple voltage and is approximated by Equation 13.

$$ESR_{MAX} = \frac{V_{RIPPLE1} - V_{RIPPLE(cap)}}{I_{RIPPLE1}} = \frac{V_{RIPPLE1} - \left(\frac{I_{RIPPLE1}}{8 \times C_{OUT1} \times f_{SW}}\right)}{I_{RIPPLE1}} = \frac{24 \text{mV} - \left(\frac{2.5 \text{ A}}{8 \times 458 \, \mu\text{F} \times 500 \, \text{kHz}}\right)}{2.5 \, \text{A}} = 9 \text{m}\Omega$$
(13)

Two 220- $\mu$ F, 4-V, aluminum electrolytic capacitors were chosen for load response requirements. Additionally two 0805 10- $\mu$ F, X7R, along with two 0603, 3.3- $\mu$ F X5R, and one 1- $\mu$ F, X5R ceramic capacitors are selected for low ESR and high frequency decoupling.

#### 8.2.1.2.4 Peak Current Rating of Inductor

With the output capacitance known, it is possible to calculate the charge current during start-up and determine the minimum saturation current rating for the inductor. The start-up charging current is approximated using Equation 14.

$$I_{CHARGE} = \frac{V_{OUT1} \times C_{OUT1}}{t_{SS}} = \frac{1.2 \text{V} \times \left(2 \times 220 \, \mu\text{F} + 2 \times 10 \, \mu\text{F} + 2 \times 3.3 \, \mu\text{F} + 1 \mu\text{F}\right)}{2 \text{ms}} = 0.281 \text{A} \tag{14}$$

$$I_{L1(peak)} = I_{OUT1(max)} + (\frac{1}{2} \times I_{RIPPLE1}) + I_{CHARGE} = 10 \text{ A} + (\frac{1}{2} \times 2.5 \text{ A}) + 0.281 \text{ A} = 11.53 \text{ A}$$
(15)

# **Table 5. Inductor Requirements Summary**

|          | PARAMETER                        | VALUE  | UNIT |
|----------|----------------------------------|--------|------|
| L1       | Inductance                       | 0.88   | μΗ   |
| IL1_RMS  | RMS current (thermal rating)     | 10.026 | Α    |
| IL1_PEAK | Peak current (saturation rating) | 11.53  | А    |

A 744314110 from Wurth Electronics with 1.1- $\mu$ H zero current inductance is selected. Inductance for this part is 0.88- $\mu$ H at 10-A bias. This 15-A, 3.15- $m\Omega$  inductor exceeds the minimum inductor ratings in a 7-mm package.

#### 8.2.1.2.5 Input Capacitor Selection (C3 through C6)

The input voltage ripple is divided between the capacitance and ESR of the input capacitor. For this design  $V_{RIPPLE(cap)} = 200$  mV and  $V_{RIPPLE(esr)} = 50$  mV. The minimum capacitance and maximum ESR are estimated using Equation 16.



$$C_{IN1(min)} = \frac{I_{OUT1} \times V_{OUT1}}{V_{RIPPLE(cap)} \times V_{IN(min)} \times f_{SW}} = \frac{10 \, A \times 1.2 \, V}{200 \, mV \times 8 \, V \times 500 \, kHz} = 15 \, \mu F \tag{16}$$

$$ESR_{MAX} = \frac{V_{RIPPLE(esr)}}{I_{OUT1} + \left(\frac{1}{2} \times I_{RIPPLE1}\right)} = \frac{50 \,\text{mV}}{11.25 \,\text{A}} = 4.44 \,\text{m}\Omega \tag{17}$$

The RMS current in the input capacitors is estimated using Equation 18.

$$I_{RMS(cin1)} = I_{OUT1} \times \sqrt{D \times (1 - D)} = 10 \text{ A} \times \sqrt{0.15 \times (1 - 0.15)} = 3.57 \text{ A}$$
(18)

$$D = \frac{V_{OUT1}}{V_{IN(min)}}$$
(19)

To achieve these goals, two 0805, 10- $\mu$ F capacitors, one 0605, 1.0- $\mu$ F capacitor and one 0402, 0.1- $\mu$ F X5R ceramic capacitor are combined at the input.

# 8.2.1.2.6 MOSFET Selection (Q1)

Texas Instruments CSD86330, 20-A power block device was chosen. This device incorporates the high-side and low-side MOSFETs in a single 3 mm x 3 mm package. The high-side MOSFET has an on-resistance ( $R_{DS(on)}$ ) of 8.8 m $\Omega$ , while the low-side on-resistance ( $R_{DS(on)}$ ) is 4.6 m $\Omega$ , both at 4.5 V gate voltage. A 5.11- $\Omega$  gate resistor is used on the HDRV pin on each device for added noise immunity.

#### 8.2.1.2.7 ILIM Resistor (R2)

The output current is sensed across the DCR of the L1 output inductor. An RC combination having a time constant equal to that of the L1 inductance and the DCR is used to extract the current information as a voltage. A standard capacitor value of 0.1-µF is used. The resistor, R13, can be calculated using Equation 20.

$$R13 = \frac{L1}{C \times R_{DCR}} = \frac{0.88 \,\mu\text{H}}{0.1 \,\mu\text{F} \times 3.15 \,\text{m}\Omega} = 2.8 \,\text{k}\Omega \tag{20}$$

A standard  $3.09-k\Omega$  resistor was selected.

This design limits the maximum voltage drop across the current sense inputs,  $V_{CS(max)}$ , to 50 mV. If the voltage drop across the DCR of the inductor is greater than  $V_{CS(max)}$ , after allowing for 20% overshoot spikes and a 20% variation in the DCR value, then a resistor is added to divide the voltage down to 50 mV. The divider resistor, R15, is calculated by Equation 21.

$$R15 = \frac{R13 \times V_{CS(max)}}{\left(V_{DCR} - V_{CS(max)}\right)}$$

where

• 
$$V_{DCR} = (DCR \times 1.2) \times (I_{L(peak)} \times 1.2)$$
 (21)

The maximum DCR voltage drop is given by Equation 22.

$$V_{OC} = \left[ \left( I_{OUT1} + \frac{I_{RIPPLE1}}{2} \right) \times 1.2 \right] \times \left( DCR \times 1.2 \right) = \left[ \left( 10 \text{ A} + \frac{2.5 \text{ A}}{2} \right) \times 1.2 \right] \times \left( 3.15 \text{ m}\Omega \times 1.2 \right) = 51.05 \text{ mV}$$

$$(22)$$

The current limit resistor is calculated using the minimum ILIM programming current,  $I_{ILIM(min)}$ , the maximum current sense amplifier gain,  $A_{CS}$ , and assuming a current sense amplifier minimum input offset voltage,  $V_{OS(min)}$  equal to -3 mV.

$$R_{LIM} = \frac{\left(V_{OC} - V_{OS(min)}\right) \times A_{CS}}{I_{ILIM(min)}} = \frac{\left(51.05 \text{mV} - \left(-3 \text{mV}\right)\right) \times 15 \text{V/V}}{9.5 \,\mu\text{A}} = 85.3 \,\text{k}\Omega \cong 86.6 \,\text{k}\Omega \tag{23}$$



#### 8.2.1.2.8 Feedback Divider (R10, R14)

The TPS40322 controller uses a full operational amplifier with an internally fixed 0.600-V reference. Tha value for R10 is selected between  $10\text{-k}\Omega$  and  $50\text{-k}\Omega$  for a balance of feedback current and noise immunity. With the R10 resistor set to  $20\text{-k}\Omega$ , the output voltage is programmed with a resistor divider given by Equation 24.

$$R14 = \frac{V_{FB} \times R10}{V_{OUT1} - V_{FB}} = \frac{0.600 \, \text{V} \times 20.0 \, \text{k}\Omega}{1.2 \, \text{V} - 0.600 \, \text{V}} = 20 \, \text{k}\Omega \tag{24}$$

#### 8.2.1.2.9 Compensation: (R11, R12, C17, C19, C21)

Using the TPS40k Loop Stability Tool for an 85-kHz bandwidth and 50° of phase margin with an R10 value of 20.0 k $\Omega$ , and measuring the theoretical results in the laboratory and modifying accordingly for system optimization yields the following values:

- C21 = 10 pF
- C17 = 220 pF
- C19 = 470 pF
- R12 = 4.42 kΩ
- R11 = 82.5 kΩ

#### 8.2.1.2.10 Boot-Strap Capacitor (C7)

To ensure proper charging of the high-side FET gate, limit the ripple voltage on the boost capacitor to < 100 mV.

$$C_{BOOST} = \frac{Q_{G1}}{V_{BOOT(ripple)}} = \frac{7nC}{100\,\text{mV}} = 70\,\text{nF} \approx 100\,\text{nF}$$
(25)

#### 8.2.1.2.11 General Device Components

#### 8.2.1.2.11.1 Synchronization (SYNC Pin)

The SYNC pin must be left open for independent dual outputs.

#### 8.2.1.2.11.2 RT Resistor (R6)

The desired switching frequency is programmed by the current through  $R_{RT}$  to GND. the value of  $R_{RT}$  is calculated using Equation 26.

$$R_{RT} = \frac{20^9}{f_{SW}} = \frac{20^9}{500 \, \text{kHz}} = 40 \, \text{k}\Omega \approx 40.2 \, \text{k}\Omega \tag{26}$$

#### 8.2.1.2.11.3 Differential Amplifier Out (DIFFO Pin)

In dual output configuration the DIFFO pin is not used and must remain open (unconnected).

#### 8.2.1.2.11.4 EN/SS Timing Capacitors (C8)

The soft-start capacitor provides smooth ramp of the error amplifier reference voltage for controlled start-up. The soft-start capacitor is selected using Equation 27.

$$C_{SS} = \frac{t_{SS} \times I_{SS}}{V_{FB}} = \frac{2ms \times 10 \,\mu\text{A}}{0.6 \,\text{V}} \approx 33 \,\text{nF}$$
 (27)

#### 8.2.1.2.11.5 Power Good (PG1, PG2 Pins)

PG1 and PG2 can each be pulled up to BP6 through a  $100-k\Omega$  resistor, or remain not-connected. For sequencing the start-up of output 1 before output 2, connect PG1 to EN2/SS2; for sequencing the start-up of output 2 before output 1, connect PG2 to EN1/SS1.

#### 8.2.1.2.11.6 Phase Set (PHSET Pin)

The PHSET pin can be connected to ground or connected to the BP6 pin.



### 8.2.1.2.11.7 UVLO Programming Resistors (R1 and R3)

The UVLO hysteresis level is programmed by R1 with Equation 28 and Equation 29.

$$R_{UVLO\left(hys\right)} = \frac{V_{UVLO\left(on\right)} - V_{UVLO\left(off\right)}}{I_{UVLO}} = \frac{8\,V - 7\,V}{15\,\mu\text{A}} = 66.7\,k\Omega \approx 68.1k\Omega \tag{28}$$

$$R_{UVLO(set)} > R_{UVLO(hys)} \times \frac{V_{UVLO(max)}}{\left(V_{UVLO(on\_min)} - V_{UVLO(max)}\right)} = 68.1k\Omega \frac{1.25 \text{ V}}{\left(8.0 \text{ V} - 1.25 \text{ V}\right)} = 12.6 \text{ k}\Omega \approx 12.7 \text{ k}\Omega \tag{29}$$

### 8.2.1.2.11.8 VDD Bypass Capacitor (C2)

As shown in the *Pin Configuration and Functions* section, use a 0.1-µF, 50-V, X7R capacitor for VDD bypass.

### 8.2.1.2.11.9 VBP6 Bypass Capacitor (C18)

Select a 3.3-µF (or greater) low ESR capacitor for BP6. For this design use a 3.3-µF, X5R ceramic capacitor.

#### 8.2.1.3 Application Curves



Copyright © 2011–2016, Texas Instruments Incorporated

Submit Documentation Feedback

Figure 28 shows the switching waveform,  $V_{IN} = 12 \text{ V}$ ,  $I_{OUT1} = I_{OUT2} = 10 \text{ A}$ , Ch.1 = HDRV1, Ch.2 = LDRV1, Ch.3 = VOUT1 ripple. The high-frequency noise is caused by parasitic inductive and capacitive elements interacting with the high energy, rapidly switching power elements resulting in ringing at the transition points. Capacitive filtering at the load input will successfully attenuate these noise spikes.



Figure 28. Design Example 1 Switching Waveform

Submit Documentation Feedback

Copyright © 2011–2016, Texas Instruments Incorporated



## 8.2.2 Two-Phase, Single Output Configuration from 12-V nominal to 1.2-V DC-to-DC Converter Using the TPS40322

Figure 29 shows the schematic, waveforms, and components for a two-phase, single output synchronous buck converter using the TPS40322 controller. The design goal parameters are given in Table 7.

Table 6 summaries the channel 2 related pin connection in two-phase mode.



Figure 29. Design Example 2, Two-Phase Converter Schematic

Table 6. Channel 2 Pin Connections in Two-Phase Mode

| PIN NAME     | CONNECTION                                    |
|--------------|-----------------------------------------------|
| COMP2        | Connect to COMP1                              |
| EN2/SS2/GSNS | Use as GSNS pin, connect to the output ground |
| FB2          | Connect to BP6                                |
| ILIM2/VSNS   | Use as VSNS pin, connect to output            |
| PG2          | Floating or connect to ground                 |



# 8.2.2.1 Design Requirements

The design goal parameters are listed in Table 7.

Table 7. TPS40322 Design Example 2 Specification

| PARAMETER           |                     | TEST CONDITION                                              | MIN | TYP | MAX  | UNIT |
|---------------------|---------------------|-------------------------------------------------------------|-----|-----|------|------|
| $V_{\text{IN}}$     | Input voltage       |                                                             | 4.5 |     | 15   | V    |
| V <sub>OUT</sub>    | Output voltage      | $I_{OUT(min)} \le I_{OUT} \le I_{OUT(max)}$                 |     | 1.2 |      | V    |
|                     | Line regulation     | $V_{IN(min)} \le V_{IN} \le V_{IN(max)}$                    |     |     | 0.5% |      |
|                     | Load regulation     | $I_{OUT(min)} \le I_{OUT} \le I_{OUT(max)}$                 |     |     | 0.5% |      |
| V <sub>RIPPLE</sub> | Output ripple       | $I_{OUT1} = I_{OUT1(max)}$                                  |     |     | 12   | mV   |
| V <sub>OVER</sub>   | Output overshoot    | $\Delta I_{OUT1} = 5 A$                                     |     | 40  |      | mV   |
| V <sub>UNDER</sub>  | Output undershoot   | $\Delta I_{OUT1} = 5A$                                      |     | 40  |      | mV   |
| I <sub>OUT</sub>    | Output current      | $V_{IN(min)} \le V_{IN} \le V_{IN(max)}$                    | 0   |     | 30   | Α    |
| t <sub>SS</sub>     | Soft-start time     | V <sub>IN</sub> = 12 V                                      |     | 2   |      | ms   |
| η                   | Efficiency          | $V_{IN} = 12 \text{ V}, I_{OUT1} = I_{OUT2} = 10 \text{ A}$ |     | 88% |      |      |
| $f_{SW}$            | Switching frequency |                                                             |     | 500 |      | kHz  |

# 8.2.2.2 Detailed Design Procedure

Inductor Selection (L1) through General Device Components show equations and calculations regarding  $V_{OUT1}$ .  $V_{OUT2}$  values can be calculated using similar equations. See Table 8 for the list of materials.

Table 8. TPS40322 Design Example 2, Two-Phase, Single Output Bill of Materials

| REFERENCE<br>DESIGNATOR                   | QTY | DESCRIPTION                                                                 | PART NUMBER        | MFR                 |
|-------------------------------------------|-----|-----------------------------------------------------------------------------|--------------------|---------------------|
| C1, C2, C3, C31,<br>C32, C33              | 6   | Capacitor, Ceramic, 22 μF, 25 V, X5R, ±20%, 1210                            | Std                | Std                 |
| C4, C18, C28, C30                         | 4   | Capacitor, Ceramic, 1 µF, 50 V, X7R, ±10%, 0603                             | Std                | Std                 |
| C5, C6, C7, C22, C29                      | 5   | Capacitor, Ceramic, 0.1 µF, 50 V, X7R, ±10%, 0603                           | Std                | Std                 |
| C8, C21                                   | 2   | Capacitor, Ceramic, 6.8 nF, 50 V, X7R, ±10%, 0805                           | Std                | Std                 |
| C9                                        | 1   | Capacitor, Ceramic, 2.2 nF, 16 V, X7R, ±10%, 0603                           | Std                | Std                 |
| C10, C11, C12, C13,<br>C23, C24, C25, C26 | 8   | Capacitor, Polymer Aluminum, 220 $\mu F$ , 4 V, $\pm 20\%$ , $5m\Omega$ ESR | EEFSE0G221R        | Panasonic - ECG     |
| C14, C27                                  | 2   | Capacitor, Ceramic, 22 µF, 6.3 V, X5R, ±10%, 0805                           | Std                | Std                 |
| C15                                       | 1   | Capacitor, Ceramic, 8.2 nF, 16 V, X7R, ±10%, 0603                           | Std                | Std                 |
| C16                                       | 1   | Capacitor, Ceramic, 330 pF, 16 V, X7R, ±10%, 0603                           | Std                | Std                 |
| C17                                       | 1   | Capacitor, Ceramic, 22 nF, 50 V, X7R, ±10%, 0603                            | Std                | Std                 |
| C19, C20                                  | 2   | Capacitor, Ceramic, 4.7 µF, 16 V, X7R, ±10%, 0805                           | Std                | Std                 |
| C38, C39                                  | 2   | Capacitor, Aluminum, 100 µF, 25 V, ±20%, F8                                 | ECE-V1EA101XP      | Panasonic - ECG     |
| L1, L2                                    | 2   | Inductor, SMT, 0.47 $\mu H,$ ±20%, 1.2 m $\Omega,$ 0.512" x 0.571"          | IHLP5050FDERR47M01 | Vishay/Dale         |
| Q1, Q4                                    | 2   | MOSFET, N-channel, 30 V, 30 A, 8 mΩ, 5-LFPAK                                | RJK0305            | Renesas Electronics |
| Q2, Q3                                    | 2   | MOSFET, N-channel, 30 V, 60 A, 2.1 mΩ, 5-LFPAK                              | RJK0328            | Renesas Electronics |
| R1                                        | 1   | Resistor, Chip, 42 kΩ, 1/10 W, ±1%, 0603                                    | Std                | Std                 |
| R2                                        | 1   | Resistor, Chip, 100 kΩ, 1/10 W, ±1%, 0603                                   | Std                | Std                 |
| R3, R19                                   | 2   | Resistor, Chip, 4.7 kΩ, 1/10 W, ±1%, 0603                                   | Std                | Std                 |
| R4                                        | 1   | Resistor, Chip, 38.5 kΩ, 1/10 W, ±1%, 0603                                  | Std                | Std                 |
| R5                                        | 1   | Resistor, Chip, 49.9 Ω, 1/10 W, ±1%, 0603                                   | Std                | Std                 |
| R6, R8, R16                               | 3   | Resistor, Chip, 10 kΩ, 1/10 W, ±1%, 0603                                    | Std                | Std                 |
| R7, R27, R28, R29,<br>R30                 | 5   | Resistor, Chip, 0 Ω, 1/10 W, ±1%, 0603                                      | Std                | Std                 |
| R9                                        | 1   | Resistor, Chip, 511 Ω, 1/10 W, ±1%                                          | Std                | Std                 |



Table 8. TPS40322 Design Example 2, Two-Phase, Single Output Bill of Materials (continued)

| REFERENCE<br>DESIGNATOR          | QTY | DESCRIPTION                                | PART NUMBER | MFR               |
|----------------------------------|-----|--------------------------------------------|-------------|-------------------|
| R10, R17                         | 1   | Resistor, Chip, 1.00 Ω, 1/8 W, ±1%, 0805   | Std         | Std               |
| R11, R18                         | 2   | Resistor, Chip, 5.11 Ω, 1/10 W, ±1% 0603   | 603         | Std               |
| R12, R13                         | 2   | Resistor, Chip, 51 Ω, 1/10 W, ±1%, 0603    | Std         | Std               |
| R14                              | 1   | Resistor, Chip, 3.32 kΩ, 1/10 W, ±1%, 0603 | Std         | Std               |
| R15                              | 1   | Resistor, Chip, 40 kΩ, 1/10 W, ±1%, 0603   | Std         | Std               |
| R26, R31                         | 2   | Resistor, Chip, 2 Ω, 1/10 W, ±1%, 0603     | Std         | Std               |
| R20, R21, R22, R23,<br>R24, R25, | 0   | not used                                   | Std         | Std               |
| U1                               | 1   | Dual synchronous buck controller, QFN-32   | TPS40322RHB | Texas Instruments |

# 8.2.2.3 Application Curves





# 9 Power Supply Recommendations

This device is designed to operate from an input voltage supply between 3 V and 20 V. There is also input voltage and switch node limitation from MOSFET. The proper bypassing of input supplies is critical for noise performance. See the particular MOSFET data sheet that pertains to the end application for more information.

# 10 Layout

## 10.1 Layout Guidelines

#### 10.1.1 Power Stage

A synchronous BUCK power stage has two primary current loops. The input current loop carries high AC discontinuous current while the output current loop carries high DC continuous current. The input current loop includes the input capacitors, the main switching MOSFET, the inductor, the output capacitors and the ground path back to the input capacitors. To maintain the loop as small as possible, it is generally good practice to place some ceramic capacitance directly between the drain of the main switching MOSFET and the source of the synchronous rectifier (SR) through a power ground plane directly under the MOSFETs. The output current loop includes the SR MOSFET, the inductor, the output capacitors, and the ground return between the output capacitors and the source of the SR MOSFET. As with the input current loop, the ground return between the output capacitor ground and the source of the SR MOSFET must be routed under the inductor and SR MOSFET to minimize the power loop area. The SW node area must be as small as possible to reduce the parasitic capacitance and minimize the radiated emissions. The gate drive loop impedance (HDRV-gate-source-SW and LDRV-gate-source-GND) must be kept to as low as possible. The HDRV and LDRV connections must widen to 20 mils as soon as possible out from the device pin.

### 10.1.2 Device Peripheral

The TPS40322 provides separate signal ground (AGND) and power ground (PGND1 and PGND2) pins. It is required to properly separate the circuit grounds. The return path for the pins associated with the power stage must be through PGND. The other pins (especially for those sensitive pins such as FB1, FB2, RT, ILIM1, and ILIM2) must be through the low noise AGND. The AGND and PGND planes are suggested to be connected at the output capacitor with single 20-mil trace. A minimum 0.1-µF ceramic capacitor must be placed as close to the VDD pin and AGND as possible with at least 15-mil wide trace from the bypass capacitor to the AGND. A minimum value of 3.3-µF ceramic capacitor must be connected from BP6 to PGND, placed as close to the BP6 pin as possible. When DCR sensing method is applied, the sensing resistor must be placed close to the SW node and connected to the inductor with a kelvin connection. The sensing traces from the power stage to the chip must be away from the switching components. The sensing capacitor must be placed very close to the CS+ and CS- pins for each output. The frequency setting resistor must be placed as close to RT pin and AGND as possible. In two-phase mode, the ILIM2/VSNS and EN2/SS2/GSNS pins must be directly connected to the point of load where the voltage regulation is required. A parallel pair of 10-mil traces connects the regulated voltage back to the chip. They must be away from the switching components.

#### 10.1.3 Thermal Pad Layout

The Thermal pad package provides low thermal impedance for heat removal from the device. The Thermal pad derives its name and low thermal impedance from the large bonding pad on the bottom of the device. The circuit board must have an area of solder-tinned-copper underneath the package. The dimensions of this area depend on the size of the Thermal pad package.

Thermal vias connect this area to internal or external copper planes and must have a drill diameter sufficiently small so that the via hole is effectively plugged when the barrel of the via is plated with copper. This plug is needed to prevent wicking the solder away from the interface between the package body and the solder-tinned area under the device during solder reflow. Drill diameters of 0.33 mm (13 mils) works well when 1-oz. copper is plated at the surface of the board while simultaneously plating the barrel of the via. If the thermal vias are not plugged when the copper plating is performed, then a solder mask material must be used to cap the vias with a diameter equal to the via diameter plus 0.1 mm minimum. This capping prevents the solder from being wicked through the thermal vias and potentially creating a solder void under the package.



### 10.2 Layout Example



Figure 33. Layout Example

Product Folder Links: TPS40322



## 10.3 Mounting and Thermal Profile Recommendation

Proper mounting technique adequately covers the exposed thermal tab with solder. Excessive heat during the reflow process can affect electrical performance. Figure 34 shows the recommended reflow oven thermal profile. Proper post-assembly cleaning is also critical to device performance. See SLUA271 for more information.



Figure 34. Recommended Reflow Oven Thermal Profile

**Table 9. Recommended Thermal Profile Parameters** 

|                         | PARAMETER                                                      | MIN | TYP | MAX | UNIT |
|-------------------------|----------------------------------------------------------------|-----|-----|-----|------|
| RAMP UP A               | •                                                              |     |     |     |      |
| r <sub>RAMP(up)</sub>   | Average ramp-up rate, T <sub>S(max)</sub> to T <sub>P</sub>    |     |     | 3   | °C/s |
| r <sub>RAMP(down)</sub> | Average ramp-down rate, T <sub>P</sub> to T <sub>S(max)</sub>  |     |     | 6   | °C/s |
| PRE-HEAT                |                                                                |     |     |     |      |
| T <sub>S</sub>          | Pre-Heat temperature                                           | 150 |     | 200 | °C   |
| t <sub>S</sub>          | Pre-heat time, T <sub>S(min)</sub> to T <sub>S(max)</sub>      | 60  |     | 180 | s    |
| REFLOW                  |                                                                |     |     |     |      |
| TL                      | Liquidus temperature                                           |     | 217 |     | °C   |
| T <sub>P</sub>          | Peak temperature                                               |     |     | 260 | °C   |
| tL                      | Time maintained above liquidus temperature, T <sub>L</sub>     | 60  |     | 150 | s    |
| t <sub>P</sub>          | Time maintained within 5°C of peak temperature, T <sub>P</sub> | 20  |     | 40  | s    |
| t <sub>25P</sub>        | Total time from 25°C to peak temperature, T <sub>P</sub>       |     |     | 480 | s    |

Product Folder Links: TPS40322



## 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.1.2 Development Support

For delopement support, see the following:

TPS40k Loop Stability Tool

### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, see the following: QFN/SON PCB Attachment Application Report, SLUA271

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS40322



### PACKAGE OPTION ADDENDUM

30-Apr-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS40322RHBR     | ACTIVE | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>40322         | Samples |
| TPS40322RHBT     | ACTIVE | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>40322         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

30-Apr-2015

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 30-Apr-2015

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS40322RHBR | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40322RHBT | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Apr-2015



#### \*All dimensions are nominal

| Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| TPS40322RHBR | VQFN                | RHB | 32   | 3000 | 367.0       | 367.0      | 35.0        |  |
| TPS40322RHBT | VQFN                | RHB | 32   | 250  | 210.0       | 185.0      | 35.0        |  |

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A



## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206356-3/AC 05/15

NOTE: A. All linear dimensions are in millimeters



## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad.



## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated